EEWORLDEEWORLDEEWORLD

Part Number

Search

XAC2C128-8VQG100Q

Description
FLASH PLD, 7.5 ns, PQFP100
CategoryProgrammable logic devices    Programmable logic   
File Size383KB,16 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

XAC2C128-8VQG100Q Overview

FLASH PLD, 7.5 ns, PQFP100

XAC2C128-8VQG100Q Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerXILINX
Parts packaging codeQFP
package instruction14 X 14 MM, 0.50 MM PITCH, LEAD FREE, VQFP-100
Contacts100
Reach Compliance Codecompli
Other featuresYES
In-system programmableYES
JESD-30 codeS-PQFP-F100
JESD-609 codee3
JTAG BSTYES
length14 mm
Humidity sensitivity level3
Dedicated input times
Number of I/O lines80
Number of macro cells128
Number of terminals100
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
organize0 DEDICATED INPUTS, 80 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeQFF
Encapsulate equivalent codeTQFP100,.63SQ
Package shapeSQUARE
Package formFLATPACK
Peak Reflow Temperature (Celsius)260
power supply1.5/3.3,1.8 V
Programmable logic typeFLASH PLD
propagation delay7.5 ns
Certification statusNot Qualified
Filter levelAEC-Q100
Maximum seat height1.2 mm
Maximum supply voltage1.9 V
Minimum supply voltage1.7 V
Nominal supply voltage1.8 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceMatte Tin (Sn)
Terminal formFLAT
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width14 mm
0
R
XA2C128 CoolRunner-II
Automotive CPLD
0
0
DS554 (v1.2) June 9, 2009
Product Specification
Refer to the CoolRunner™-II Automotive CPLD family data
sheet for architecture description.
WARNING: Programming temperature range of
T
A
= 0° C to +70° C.
Features
AEC-Q100 device qualification and full PPAP support
available in both I-grade and extended temperature
Q-grade
Guaranteed to meet full electrical specifications over
T
A
= –40°C to +105°C with T
J
Maximum = +125°C
(Q-grade)
Optimized for 1.8V systems
Industry’s best 0.18 micron CMOS CPLD
- Optimized architecture for effective logic synthesis
- Multi-voltage I/O operation — 1.5V to 3.3V
Available in the following package options
- 100-pin VQFP with 80 user I/O
- 132-ball CP (0.5 mm) BGA with 100 user I/O
- Pb-free only for all packages
Advanced system features
- Fastest in system programming
·
1.8V ISP using IEEE 1532 (JTAG) interface
- IEEE1149.1 JTAG Boundary Scan Test
- Optional Schmitt-trigger input (per pin)
- Unsurpassed low power management
·
DataGATE enable (DGE) signal control
- Two separate I/O banks
- RealDigital 100% CMOS product term generation
- Flexible clocking modes
·
Optional DualEDGE triggered registers
·
Clock divider (divide by 2,4,6,8,10,12,14,16)
·
CoolCLOCK
- Global signal options with macrocell control
·
Multiple global clocks with phase selection per
macrocell
·
Multiple global output enables
·
Global set/reset
- Advanced design security
- Open-drain output option for Wired-OR and LED
drive
- PLA architecture
·
Superior pinout retention
·
100% product term routability across function
block
- Optional bus-hold, 3-state or weak pull-up on
selected I/O pins
- Optional configurable grounds on unused I/Os
- Mixed I/O voltages compatible with 1.5V, 1.8V,
2.5V, and 3.3V logic levels
- Hot pluggable
Description
The CoolRunner-II Automotive 128-macrocell device is
designed for both high performance and low power applica-
tions. This lends power savings to high-end communication
equipment and high speed to battery operated devices. Due
to the low power stand-by and dynamic operation, overall
system reliability is improved.
This device consists of eight Function Blocks inter-con-
nected by a low power Advanced Interconnect Matrix (AIM).
The AIM feeds 40 true and complement inputs to each
Function Block. The Function Blocks consist of a 40 by 56
P-term PLA and 16 macrocells which contain numerous
configuration bits that allow for combinational or registered
modes of operation.
Additionally, these registers can be globally reset or preset
and configured as a D or T flip-flop or as a D latch. There
are also multiple clock signals, both global and local product
term types, configured on a per macrocell basis. Output pin
configurations include slew rate limit, bus hold, pull-up,
open drain and programmable grounds. A Schmitt-trigger
input is available on a per input pin basis. In addition to stor-
ing macrocell output states, the macrocell registers may be
configured as direct input registers to store signals directly
from input pins.
Clocking is available on a global or Function Block basis.
Three global clocks are available for all Function Blocks as a
synchronous clock source. Macrocell registers can be indi-
vidually configured to power up to the zero or one state. A
global set/reset control line is also available to asynchro-
nously set or reset selected registers during operation.
Additional local clock, synchronous clock-enable, asynchro-
nous set/reset and output enable signals can be formed
using product terms on a per-macrocell or per-Function
Block basis.
A DualEDGE flip-flop feature is also available on a per mac-
rocell basis. This feature allows high performance synchro-
nous operation based on lower frequency clocking to help
reduce the total power consumption of the device.
Circuitry has also been included to divide one externally
supplied global clock (GCK2) by eight different selections.
This yields divide by even and odd clock frequencies.
© 2006–2009 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other
countries. All other trademarks are the property of their respective owners.
DS554 (v1.2) June 9, 2009
Product Specification
www.xilinx.com
1

XAC2C128-8VQG100Q Related Products

XAC2C128-8VQG100Q XA2C128 XA2C128-7CPG132I XA2C128-7VQG100I XA2C128-8CPG132Q
Description FLASH PLD, 7.5 ns, PQFP100 FLASH PLD, 7.5 ns, PQFP100 FLASH PLD, 7.5 ns, PQFP100 FLASH PLD, 7.5 ns, PQFP100 FLASH PLD, 7.5 ns, PQFP100
length 14 mm 14 mm 8 mm 14 mm 8 mm
Number of terminals 100 100 132 100 132
Maximum operating temperature 125 °C 85 Cel 85 °C 85 °C 125 °C
Minimum operating temperature -40 °C -40 Cel -40 °C -40 °C -40 °C
organize 0 DEDICATED INPUTS, 80 I/O 0 DEDICATED INPUTS, 80 I/O 0 DEDICATED INPUTS, 100 I/O 0 DEDICATED INPUTS, 80 I/O 0 DEDICATED INPUTS, 100 I/O
Output function MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL
Programmable logic type FLASH PLD FLASH PLD FLASH PLD FLASH PLD FLASH PLD
Maximum supply voltage 1.9 V 1.9 V 1.9 V 1.9 V 1.9 V
Minimum supply voltage 1.7 V 1.7 V 1.7 V 1.7 V 1.7 V
surface mount YES YES YES YES YES
Temperature level AUTOMOTIVE INDUSTRIAL INDUSTRIAL INDUSTRIAL AUTOMOTIVE
Terminal form FLAT GULL WING BALL GULL WING BALL
Terminal location QUAD QUAD BOTTOM QUAD BOTTOM
width 14 mm 14 mm 8 mm 14 mm 8 mm
Is it lead-free? Lead free - Lead free Lead free Lead free
Is it Rohs certified? conform to - conform to conform to conform to
Maker XILINX - XILINX XILINX -
Parts packaging code QFP - BGA QFP BGA
package instruction 14 X 14 MM, 0.50 MM PITCH, LEAD FREE, VQFP-100 - 8 X 8 MM, 0.50 MM PITCH, LEAD FREE, CSP-132 14 X 14 MM, 0.50 MM PITCH, LEAD FREE, VQFP-100 TFBGA, BGA132,14X14,20
Contacts 100 - 132 100 132
Reach Compliance Code compli - compli compli compli
Other features YES - YES YES YES
In-system programmable YES - YES YES YES
JESD-30 code S-PQFP-F100 - S-PBGA-B132 S-PQFP-G100 S-PBGA-B132
JESD-609 code e3 - e1 e3 e1
JTAG BST YES - YES YES YES
Humidity sensitivity level 3 - 3 3 3
Number of I/O lines 80 - 100 80 100
Number of macro cells 128 - 128 128 128
Package body material PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code QFF - TFBGA TFQFP TFBGA
Encapsulate equivalent code TQFP100,.63SQ - BGA132,14X14,20 TQFP100,.63SQ BGA132,14X14,20
Package shape SQUARE - SQUARE SQUARE SQUARE
Package form FLATPACK - GRID ARRAY, THIN PROFILE, FINE PITCH FLATPACK, THIN PROFILE, FINE PITCH GRID ARRAY, THIN PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius) 260 - 260 260 260
power supply 1.5/3.3,1.8 V - 1.5/3.3,1.8 V 1.5/3.3,1.8 V 1.5/3.3,1.8 V
propagation delay 7.5 ns - 7.5 ns 7.5 ns 7.5 ns
Certification status Not Qualified - Not Qualified Not Qualified Not Qualified
Filter level AEC-Q100 - AEC-Q100 AEC-Q100 AEC-Q100
Maximum seat height 1.2 mm - 1.1 mm 1.2 mm 1.1 mm
Nominal supply voltage 1.8 V - 1.8 V 1.8 V 1.8 V
technology CMOS - CMOS CMOS CMOS
Terminal surface Matte Tin (Sn) - Tin/Silver/Copper (Sn95.5Ag4.0Cu0.5) Matte Tin (Sn) Tin/Silver/Copper (Sn95.5Ag4.0Cu0.5)
Terminal pitch 0.5 mm - 0.5 mm 0.5 mm 0.5 mm
Maximum time at peak reflow temperature 30 - 30 30 30
ECCN code - - EAR99 EAR99 EAR99
maximum clock frequency - - 112 MHz 112 MHz 112 MHz

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号