EEWORLDEEWORLDEEWORLD

Part Number

Search

CAT24WC02LA-1.8

Description
IC,SERIAL EEPROM,256X8,CMOS,DIP,8PIN,PLASTIC
Categorystorage    storage   
File Size2MB,14 Pages
ManufacturerON Semiconductor
Websitehttp://www.onsemi.cn
Environmental Compliance
Download Datasheet Parametric View All

CAT24WC02LA-1.8 Overview

IC,SERIAL EEPROM,256X8,CMOS,DIP,8PIN,PLASTIC

CAT24WC02LA-1.8 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
package instructionDIP, DIP8,.3
Reach Compliance Codeunknown
Data retention time - minimum100
Durability1000000 Write/Erase Cycles
I2C control byte1010DDDR
JESD-30 codeR-PDIP-T8
memory density2048 bit
Memory IC TypeEEPROM
memory width8
Number of terminals8
word count256 words
character code256
Maximum operating temperature105 °C
Minimum operating temperature-40 °C
organize256X8
Package body materialPLASTIC/EPOXY
encapsulated codeDIP
Encapsulate equivalent codeDIP8,.3
Package shapeRECTANGULAR
Package formIN-LINE
Parallel/SerialSERIAL
power supply2/5 V
Certification statusNot Qualified
Serial bus typeI2C
Maximum standby current0.000001 A
Maximum slew rate0.003 mA
surface mountNO
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
write protectHARDWARE
Base Number Matches1
CAT24WC01/02/04/08/16
1K/2K/4K/8K/16K-Bit Serial EEPROM
FEATURES
s
400 kHz I
2
C Bus Compatible*
s
1.8 to 5.5Volt Operation
s
Low Power CMOS Technology
s
Write Protect Feature
s
Self-Timed Write Cycle with Auto-Clear
s
1,000,000 Program/Erase Cycles
s
100 Year Data Retention
s
8-pin DIP, SOIC, TSSOP and MSOP packages
- "Green" package option available
Extended Temperature Ranges
— Entire Array Protected When WP at V
IH
s
Page Write Buffer
s
Commercial, Industrial, Automotive and
DESCRIPTION
The CAT24WC01/02/04/08/16 is a 1K/2K/4K/8K/16K-
bit Serial CMOS EEPROM internally organized as 128/
256/512/1024/2048 words of 8 bits each. Catalyst’s
advanced CMOS technology substantially reduces de-
vice power requirements. The the CAT24WC01/02/04/
PIN CONFIGURATION
DIP Package (P, L, GL)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
SOIC Package (J, W, GW)
A0
A1
A2
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
MSOP Package (R, Z, GZ)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
i
D
Pin Name
SDA
SCL
WP
V
CC
V
SS
PIN FUNCTIONS
A0, A1, A2
i
t
n
o
c
s
VSS
5020 FHD F01
TSSOP Package (U, Y, GY)
d
e
u
n
EXTERNAL LOAD
VCC
VSS
SDA
VCC
WP
SCL
SDA WP
08/16 feature a 16-byte page write buffer. The device
operates via the I
2
C bus serial interface, has a special
write protection feature, and is available in 8-pin DIP,
SOIC, TSSOP and MSOP packages.
BLOCK DIAGRAM
a
P
XDEC
s
t
r
DOUT
ACK
SENSE AMPS
SHIFT REGISTERS
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
(MSOP and TSSOP available for CAT24WC01,
CAT24WC02 and CAT24WC04 only)
START/STOP
LOGIC
VCC
WP
SCL
SDA
A0
A1
A2
1
2
3
4
8
7
6
5
E
2
PROM
VSS
CONTROL
LOGIC
Function
DATA IN STORAGE
Device Address Inputs
Serial Data/Address
Serial Clock
Write Protect
+1.8V to +5.5V Power Supply
Ground
SCL
A0
A1
A2
STATE COUNTERS
SLAVE
ADDRESS
COMPARATORS
HIGH VOLTAGE/
TIMING CONTROL
* Catalyst Semiconductor is licensed by Philips Corporation to carry the I
2
C Bus Protocol.
© Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1022, Rev. O
[A design of electronic cat's eye based on STM32F7508-DK] Unboxing post
When I received the call, I was working overtime at my desk in a daze. I was unable to receive it in time, and when I got home, I found that the package was missing. It was such a big box, it would be...
poponianhua DigiKey Technology Zone
2021 ON Semiconductor Avnet RSL10 Bluetooth SoC Development and Design Competition Third Post (Revised Routine) - No pictures, please post again
Among the development boards provided by the organizer, the RSL10-SENSE-DB-GEVK board can also be used to download routines directly:The difference from another similar board is that it has a download...
7905 onsemi and Avnet IoT Innovation Design Competition
China's sad past
In the 1930s, Zhang Xiulun, a student from Hebei, graduated from Jiaozuo Institute of Technology, China's first mining university. As a rare talent majoring in metallurgy, he was hired by a steel mill...
eric_wang Domestic Chip Exchange
FPGA_100 Days Journey_FIFO Design
FPGA_100 Days Journey_FIFO Design...
zxopenljx EE_FPGA Learning Park
How to solve the problem that H file cannot be opened in IAR
The one used is IAR EW8051-EV-750A.Errors often occur during runtime, such as: Fatal Error[Pe005]: could not open source file "hal.h" D:\CC2430 Tester-0.6\PER-Receive\Library\cc2430\HAL\source\wait.c ...
灞波儿奔 DSP and ARM Processors

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号