EEWORLDEEWORLDEEWORLD

Part Number

Search

RD-14597F1-212Y

Description
Synchro or Resolver to Digital Converter, Hybrid, CDFP36, CERAMIC, FP-36
CategoryAnalog mixed-signal IC    converter   
File Size417KB,14 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

RD-14597F1-212Y Overview

Synchro or Resolver to Digital Converter, Hybrid, CDFP36, CERAMIC, FP-36

RD-14597F1-212Y Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerData Device Corporation
Parts packaging codeDFP
package instructionCERAMIC, FP-36
Contacts36
Reach Compliance Codecompliant
ECCN codeEAR99
Is SamacsysN
Other featuresBUILT-IN-TEST, PROGRAMMABLE RESOLUTION
Maximum analog input voltage11.8 V
Maximum angular accuracy5.2 arc min
Converter typeSYNCHRO OR RESOLVER TO DIGITAL CONVERTER
JESD-30 codeR-CDFP-F36
JESD-609 codee0
Number of digits16
Number of functions1
Number of terminals36
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Filter levelMIL-PRF-38534
Maximum seat height5.334 mm
Signal/output frequency400 Hz
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyHYBRID
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD
Terminal formFLAT
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Base Number Matches1
SD-14595/96/97
SYNCHRO/RESOLVER-TO-DIGITAL
CONVERTERS
DESCRIPTION
The SD-14595 is a low-cost, high
reliability, synchro- or resolver-to-dig-
ital converter with 14-bit-only, 16-bit-
only or pin programmable 14-bit or
16-bit resolution. Packaged in a 36-
pin DDIP, the SD-14595/96/97 series
feature Built-In-Test (BIT) output.
The SD-14595/96/97 series accepts
broadband inputs: 360 to 1 kHz. Other
features are solid-state signal and ref-
erence isolation and high common
mode rejection. In addition, the SD-
14596 and SD-14597 are pin-for-pin
replacements for the Natel 1044 and
1046, respectively.
The digital angle output from the
SD-14595/96/97 is a natural binary
code, parallel positive logic and is
TTL/CMOS compatible. The SD-
14595/96/97 accomplishes synchro-
nization to a computer with the
Converter Busy (CB) output and/or the
Inhibit (INH) input.
FEATURES
Single +5 V Power Supply
Accuracy to 1.3 Arc Minutes
Pin Programmable 14 Bit/16 Bit,
14 Bit Only or 16 Bit Only
APPLICATIONS
Because of its high reliability, small
size, and low power consumption, the
SD-14595/96/97 is ideal for military
ground or avionics applications. All
models are available with MIL-PRF-
38534 processing.
Designed with three-state output, the
SD-14595/96/97 is especially well-
suited for use with computer based
systems. Among the many possible
applications are radar and navigation
systems, fire control systems, flight
instrumentation, and flight trainers or
simulators.
SOLID STATE RESOLVER INPUT OPTION
No 180° False Lock-up
Internal Synthesized Reference
Built-In-Test (BIT) Output
Low Power
Pin-for-Pin Replacement for
Natel’s 1044 and 1046
SOLID STATE SYNCHRO INPUT OPTION
DIRECT INPUT OPTION
SIN
θ
COS
θ
VOLTAGE
FOLLOWER
BUFFER
SIN
θ
COS
θ
INTERNAL
DC
REFERENCE
S1
S2
S3
ELECTRONIC
SCOTT T
SIN
θ
COS
θ
S1
S2
S3
S4
RESOLVER
CONDITIONER
SIN
θ
COS
θ
INPUT OPTIONS
RH
V
REF IN
RL
BIT
REFERENCE
CONDITIONER
R
SYNTHESIZED
REF
LOS
SIN
θ
INPUT OPTION
COS
θ
LOS
e
BIT DETECT
VEL
HIGH
ACCURACY
CONTROL
TRANSFORMER
GAIN
e
SIN
(θ-φ)
DEMODULATOR
D
VEL
ERROR
PROCESSOR
T
VCO
U
E
1 LSB ANTIJITTER FEEDBACK
16 BIT CT
TRANSPARENT
LATCH
U
16 BIT
UP/DOWN
COUNTER
T
INH
CB
DIGITAL
ANGLE
φ
50 ns DELAY
Q
INHIBIT
TRANSPARENT
LATCH
INH
3 STATE
TTL BUFFER
16 BIT OUTPUT
TRANSPARENT
LATCH
3 STATE
TTL BUFFER
T
EDGE
TRIGGERED
LATCH
V
14B
RESOLUTION (14595 ONLY)
CONTROL
+8.6 V
ANALOG RETURN
V(+4.3 V)
VOLTAGE
DOUBLER
+5 V
HBE
BITS 1-8
BITS 9-16 LBE
FIGURE 1. SD-14595/96/97 BLOCK DIAGRAM
©
1997, 1999 Data Device Corporation
EEWORLD University Hall----Overview of THS6222 Broadband PLC Line Driver
THS6222 Broadband PLC Line Driver Overview : https://training.eeworld.com.cn/course/5348...
hi5 Talking
Optimization and Implementation Method of Task Scheduling in μC/OS
μC/OS is a real-time multitasking kernel developed by Jean J.Labrosse, originally written for Motorola 8-bit processor 68HC11. In later related works, the author ported the code to PC to make it easie...
Jacktang DSP and ARM Processors
Does anyone know what model this monster is?
I would like to ask the heroes, does anyone know the model of this one, the output is 1.5V DC-DC...
358888188 TI Technology Forum
【IP intercom】Material unpacking-Stm32f7508dk
First of all, I would like to express my sincere gratitude to the organizers EEWORLD and digikey for their efforts in this competition and for providing development boards and various resources. At th...
ly87802541 DigiKey Technology Zone
BLDC reverse switching and 0 speed control
Experts, I am currently learning BLDC by myself, using a speed measuring motor plus HALL feedback method, but how can this be controlled at 0 speed like an encoder motor? I am currently using HALL to ...
hnxxcl147 Industrial Control Electronics
MSP430 MCU Development Record (6)
[b][color=#5E7384]This content is originally created by EEWORLD forum user [size=3]tiankai001[/size]. If you need to reprint or use it for commercial purposes, you must obtain the author's consent and...
tiankai001 Microcontroller MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号