EEWORLDEEWORLDEEWORLD

Part Number

Search

74ALVCH16827DGG,11

Description
Buffer and Line Driver 22 BIT BUF/DVR 3-S
Categorysemiconductor    Logic integrated circuit    Buffer and line drives   
File Size179KB,13 Pages
ManufacturerNexperia
Websitehttps://www.nexperia.com
Environmental Compliance
Download Datasheet Parametric Compare View All

74ALVCH16827DGG,11 Overview

Buffer and Line Driver 22 BIT BUF/DVR 3-S

74ALVCH16827DGG,11 Parametric

Parameter NameAttribute value
MakerNexperia
Product CategoryBuffers and Line Drivers
Enter the number of lines20 Input
Number of output lines20 Output
polarityNon-Inverting
Supply voltage - max.3.6 V
Supply voltage - min.2.3 V
Minimum operating temperature- 40 C
Maximum operating temperature+ 85 C
Installation styleSMD/SMT
Package/boxTSSOP-56
EncapsulationCut Tape
EncapsulationMouseReel
EncapsulationReel
FunctionBuffer/Line Driver
high1.05 mm (Max)
length14.1 mm (Max)
Output type3-State
Quiescent Current200 nA
technologyCMOS
width6.2 mm (Max)
logic seriesALVC
Number of channels20
Supply current—max.40 uA
High level output current- 24 mA
Input signal typeSingle-Ended
Low level output current24 mA
Working power voltage2.5 V, 3.3 V
propagation delay time2.1 ns at 2.7 V, 2 ns at 3.3 V
Factory packaging quantity2000
74ALVCH16827
Rev. 3 — 6 April 2018
20-bit buffer/line driver, non-inverting; 3-state
Product data sheet
1
General description
The 74ALVCH16827 is a 20-bit non-inverting buffer/driver with 3-state outputs for bus
oriented applications.
The 74ALVCH16827 consists of two 10-bit sections with separate output enable signals.
For either 10-bit buffer section, the two output enable (1OE0 and 1OE1 or 2OE0 and
2OE1) inputs must both be active. If either output enable input is high, the outputs of that
10-bit buffer section are in high impedance state.
The 74ALVCH16827 has active bus hold circuitry which is provided to hold unused or
floating data inputs at a valid logic level. This feature eliminates the need for external
pull-up or pull-down resistors.
2
Features and benefits
Wide supply voltage range of 1.2V to 3.6V
CMOS low power consumption
MultiByte flow-through standard pin-out architecture
Low inductance multiple V
CC
and GND pins for minimum noise and ground bounce
Direct interface with TTL levels (2.7 V to 3.6 V)
Bus hold on data inputs
Output drive capability 50 Ω transmission lines at 85 °C
Current drive ±24 mA at 3.0 V
Complies with JEDEC standards:
JESD8-5 (2.3 V to 2.7 V)
JESD8B/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM ANSI/ESDA/JEDEC JS-001 exceeds 2000 V
CDM JESD22-C101E exceeds 1000 V
3
Ordering information
Package
Temperature
range
Name
Description
plastic thin shrink small outline package; 56 leads;
body width 6.1 mm
Version
SOT364-1
Table 1. Ordering information
Type number
74ALVCH16827DGG −40 °C to +85 °C TSSOP56

74ALVCH16827DGG,11 Related Products

74ALVCH16827DGG,11 74ALVCH16827DGG:11
Description Buffer and Line Driver 22 BIT BUF/DVR 3-S Buffer and Line Driver 21 BIT BUF/DVR 3-S

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号