EEWORLDEEWORLDEEWORLD

Part Number

Search

5P49V5914B504NLGI8

Description
Clock Generators & Support Products VersaClock 5 LP Program CLK
Categorysemiconductor    Analog mixed-signal IC   
File Size431KB,37 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric View All

5P49V5914B504NLGI8 Online Shopping

Suppliers Part Number Price MOQ In stock  
5P49V5914B504NLGI8 - - View Buy Now

5P49V5914B504NLGI8 Overview

Clock Generators & Support Products VersaClock 5 LP Program CLK

5P49V5914B504NLGI8 Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerIDT (Integrated Device Technology)
Product CategoryClock Generators & Support Products
RoHSDetails
PackagingReel
Factory Pack Quantity2500
Programmable Clock Generator
5P49V5914
DATASHEET
Description
The 5P49V5914 is a programmable clock generator intended
for high performance consumer, networking, industrial,
computing, and data-communications applications.
Configurations may be stored in on-chip One-Time
Programmable (OTP) memory or changed using I
2
C
interface. This is IDTs fifth generation of programmable clock
technology (VersaClock
®
5).
The frequencies are generated from a single reference clock.
The reference clock can come from one of the two redundant
clock inputs. A glitchless manual switchover function allows
one of the redundant clocks to be selected during normal
operation.
Two select pins allow up to 4 different configurations to be
programmed and accessible using processor GPIOs or
bootstrapping. The different selections may be used for
different operating modes (full function, partial function, partial
power-down), regional standards (US, Japan, Europe) or
system production margin testing.
The device may be configured to use one of two I
2
C
addresses to allow multiple devices to be used in a system.
Features
Generates up to three independent output frequencies
High performance, low phase noise PLL, <0.7 ps RMS
typical phase jitter on outputs:
– PCIe Gen1, 2, 3 compliant clock capability
– USB 3.0 compliant clock capability
– 1 GbE and 10 GbE
Three fractional output dividers (FODs)
Independent Spread Spectrum capability on each output
pair
Four banks of internal non-volatile in-system
programmable or factory programmable OTP memory
I
2
C serial programming interface
One reference LVCMOS output clock
Three universal output pairs:
– Each configurable as one differential output pair or two
LVCMOS outputs
I/O Standards:
– Single-ended I/Os: 1.8V to 3.3V LVCMOS
– Differential I/Os - LVPECL, LVDS and HCSL
Pin Assignment
OUT0_SEL_I2CB
Input frequency ranges:
– LVCMOS Reference Clock Input (XIN/REF) – 1MHz to
200MHz
– LVDS, LVPECL, HCSL Differential Clock Input (CLKIN,
CLKINB) – 1MHz to 350MHz
– Crystal frequency range: 8MHz to 40MHz
OUT1B
V
DDO
0
V
DDO
1
OUT1
V
DDD
Output frequency ranges:
V
DDO
2
OUT2
OUT2B
V
DDO
3
OUT3
OUT3B
– LVCMOS Clock Outputs – 1MHz to 200MHz
– LVDS, LVPECL, HCSL Differential Clock Outputs –
1MHz to 350MHz
CLKIN
CLKINB
XOUT
XIN/REF
V
DDA
CLKSEL
24 23 22 21 20 19
1
18
2
3
4
5
6
7
8
9
17
EPAD
GND
16
15
14
Individually selectable output voltage (1.8V, 2.5V, 3.3V) for
each output pair
13
10 11 12
24-pin VFQFPN
5P49V5914 MARCH 3, 2017
1
Redundant clock inputs with manual switchover
Programmable loop bandwidth
Programmable slew rate control
Programmable crystal load capacitance
Individual output enable/disable
Power-down mode
1.8V, 2.5V or 3.3V core V
DDD
, V
DDA
Available in 24-pin VFQFPN 4mm x 4mm package
-40° to +85°C industrial temperature operation
©2017 Integrated Device Technology, Inc.
SEL1/SDA
SEL0/SCL
SD/OE
V
DDA
NC
NC
Reverse
[i=s]This post was last edited by nanasong on 2022-8-4 16:18[/i]Could you please tell me what is the use of the series resistor between the input and output of the inverter? The input signal is a 100M...
nanasong Analog electronics
Understanding the Rail-to-Rail Characteristics of Op Amps
Follower circuit:The sampling voltage VI_AMP_IN on the front-stage sampling resistor is sent to the ADC for A/D conversion through the follower action VI_AMP_OUT of U6.The role of U6 here is to reduce...
灞波儿奔 Analogue and Mixed Signal
Married electricians, do you give your salary to your wife or manage it yourself?
[font=微软雅黑][size=3] As the title says, I'll start with a survey. At this stage, we each take care of our own affairs. I pay for the household expenses, and I don't care about how much my wife earns an...
ylyfxzsx Talking
Ek314 How to upgrade Ubuntu 12.04 to 14.04?
, Helvetica, SimSun, sans-serif][size=14px][size=5][color=#ff0000]A friend asked: [/color][/size][/size][/font] [size=5][color=#ff0000][font=Tahoma, Helvetica, SimSun, sans-serif]After booting, a prom...
myzrcherry Industrial Control Electronics
Say goodbye to quartz? One of the main characters in next week's TI live broadcast, CC2652RB, is a wireless MCU that does not require an external crystal oscillator
[size=2]Next Tuesday, TI will introduce its latest SimpleLink wireless MCU products: CC13X2 and CC26X2 at the forum. The highlights are low power consumption and multi-band. The official publicity of ...
nmg Wireless Connectivity
How to calculate the input impedance of this full-bridge rectifier?
The green box is equivalent to VEQ, and the rest of the rectifier and BUCK circuit is equivalent to this Rload. So how do I calculate this Rload? The switch signal parameters are shown in Figure 1....
fishiscat Analogue and Mixed Signal

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号