EEWORLDEEWORLDEEWORLD

Part Number

Search

74FCT38072SDCGI

Description
Clock Buffer Low Skew 1 to 2 50fs RMS 1.8 to 3.3V
Categorylogic    logic   
File Size110KB,11 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric Compare View All

74FCT38072SDCGI Online Shopping

Suppliers Part Number Price MOQ In stock  
74FCT38072SDCGI - - View Buy Now

74FCT38072SDCGI Overview

Clock Buffer Low Skew 1 to 2 50fs RMS 1.8 to 3.3V

74FCT38072SDCGI Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeSOIC
package instructionSOP,
Contacts8
Manufacturer packaging codeDCG8
Reach Compliance Codecompliant
seriesFCT
Input adjustmentSTANDARD
JESD-30 codeR-PDSO-G8
JESD-609 codee3
length4.9 mm
Logic integrated circuit typeLOW SKEW CLOCK DRIVER
Humidity sensitivity level1
Number of functions1
Number of inverted outputs
Number of terminals8
Actual output times2
Maximum operating temperature105 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)260
propagation delay (tpd)4.5 ns
Same Edge Skew-Max(tskwd)0.065 ns
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width3.9 mm
Base Number Matches1
Low Skew 1 to 2 Clock Buffer
74FCT38072S
DATASHEET
Description
The 74FCT38072S is a low skew, single input to two output,
clock buffer. The 74FCT38072S has best in class additive
phase Jitter of sub 50 fsec.
IDT makes many non-PLL and PLL based low skew output
devices as well as Zero Delay Buffers to synchronize clocks.
Contact us for all of your clocking needs.
Features
Low additive phase jitter RMS: 50fs
Extremely low skew outputs (50ps)
Low cost clock buffer
Packaged in 8-pin SOIC and 8-pin DFN, Pb-free
Input/Output clock frequency up to 200 MHz
Low power CMOS technology
Operating voltages of 1.8V to 3.3V
Extended temperature range (-40° to +105°C)
Block Diagram
Q0
ICLK
Q1
74FCT38072S REVISION A 03/18/15
1
©2015 Integrated Device Technology, Inc.

74FCT38072SDCGI Related Products

74FCT38072SDCGI 74FCT38072SCMGI 74FCT38072SCMGI8
Description Clock Buffer Low Skew 1 to 2 50fs RMS 1.8 to 3.3V Clock Buffer Low Skew 1 to 2 50fs RMS 1.8 to 3.3V Clock Buffer Low Skew 1 to 2 50fs RMS 1.8 to 3.3V
Packaging - Cut Tape Reel
Product Attribute - Attribute Value Attribute Value
Manufacturer - IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Product Category - Clock Buffer Clock Buffer
RoHS - Details Details
Factory Pack Quantity - 100 4000

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号