EEWORLDEEWORLDEEWORLD

Part Number

Search

531GA62M0000DG

Description
CMOS Output Clock Oscillator, 62MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531GA62M0000DG Overview

CMOS Output Clock Oscillator, 62MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531GA62M0000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTRAY
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency62 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS
physical size7.0mm x 5.0mm x 1.85mm
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Please tell me how to dig out a small piece of the board from Altium
There is a piece of board with an empty space on it, about 5CM*5CM. I happen to have a small board inside the 5CM*5CM area. I want to dig it out and make other small boards. How should I cut it in the...
sky999 PCB Design
RTL8367RB chip information
Has anyone in the forum used the rtl8367rb chip? Or is there any reliable agent that can get relevant information?...
wateras1 ARM Technology
DSP56858 self-boot technology of dual-chip system
1 IntroductionWith the increasing application of DSP in communication, control, test/measurement, electronic entertainment and other fields, DSP technology is developing faster and faster, and the sel...
Aguilera DSP and ARM Processors
Protel information sharing
1. Common errors in schematics:(1) ERC reports that the pin is not connected to the signal: a. The I/O attribute is defined for the pin when creating the package; b. The inconsistent grid attribute is...
gaoyanmei FPGA/CPLD
RTT & Renesas high-performance CPK-RA6M4 development board evaluation - development environment construction
1. Introduction to CPK-RA6M4 development board This development board is designed based on Renesas R7FA6M4AF3CFB, and it has the following features:144-pin LQFP package200 MHz Arm Cortex-M33 core with...
怀揣少年梦 Renesas Electronics MCUs
The most comprehensive evolution of Wi-Fi technology is here. Let’s see if it’s complete. You’re welcome to add to it.
Over the past 20 years, IEEE 802.11, commonly referred to as Wi-Fi, has grown from 2 Mbps to Gigabit-plus speeds, a 1,000-fold increase in throughput. The standard has continued to evolve with the int...
alan000345 RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号