EEWORLDEEWORLDEEWORLD

Part Number

Search

AM29LV160BB-80REC

Description
2M X 8 FLASH 3V PROM, 90 ns, PDSO48
Categorystorage    storage   
File Size315KB,46 Pages
ManufacturerAMD
Websitehttp://www.amd.com
Download Datasheet Parametric View All

AM29LV160BB-80REC Overview

2M X 8 FLASH 3V PROM, 90 ns, PDSO48

AM29LV160BB-80REC Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerAMD
package instructionTSSOP, TSSOP48,.8,20
Reach Compliance Codeunknow
Maximum access time80 ns
Spare memory width8
startup blockBOTTOM
command user interfaceYES
Universal Flash InterfaceYES
Data pollingYES
JESD-30 codeR-PDSO-G48
JESD-609 codee0
memory density16777216 bi
Memory IC TypeFLASH
Number of departments/size1,2,1,31
Number of terminals48
word count1048576 words
character code1000000
Maximum operating temperature70 °C
Minimum operating temperature
organize1MX16
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Encapsulate equivalent codeTSSOP48,.8,20
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Parallel/SerialPARALLEL
power supply3.3 V
Certification statusNot Qualified
ready/busyYES
Department size16K,8K,32K,64K
Maximum standby current0.000005 A
Maximum slew rate0.03 mA
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationDUAL
switch bitYES
typeNOR TYPE
PRELIMINARY
Am29LV160B
16 Megabit (2 M x 8-Bit/1 M x 16-Bit)
CMOS 3.0 Volt-only Boot Sector Flash Memory
DISTINCTIVE CHARACTERISTICS
s
Single power supply operation
— Full voltage range: 2.7 to 3.6 volt read and write
operations for battery-powered applications
— Regulated voltage range: 3.0 to 3.6 volt read
and write operations and for compatibility with
high performance 3.3 volt microprocessors
s
Manufactured on 0.35 µm process technology
s
Supports Common Flash Memory Interface
(CFI)
s
High performance
— Full voltage range: access times as fast as 90 ns
— Regulated voltage range: access times as fast
as 80 ns
s
Ultra low power consumption (typical values at
5 MHz)
— 200 nA Automatic Sleep mode current
— 200 nA standby mode current
— 9 mA read current
— 20 mA program/erase current
s
Flexible sector architecture
— One 16 Kbyte, two 8 Kbyte, one 32 Kbyte, and
thirty-one 64 Kbyte sectors (byte mode)
— One 8 Kword, two 4 Kword, one 16 Kword, and
thirty-one 32 Kword sectors (word mode)
— Supports full chip erase
— Sector Protection features:
A hardware method of locking a sector to
prevent any program or erase operations within
that sector
Sectors can be locked in-system or via
programming equipment
Temporary Sector Unprotect feature allows code
changes in previously locked sectors
s
Unlock Bypass Program Command
— Reduces overall programming time when
issuing multiple program command sequences
s
Top or bottom boot block configurations
available
s
Embedded Algorithms
— Embedded Erase algorithm automatically
preprograms and erases the entire chip or any
combination of designated sectors
— Embedded Program algorithm automatically
writes and verifies data at specified addresses
s
Minimum 1,000,000 write cycle guarantee per
sector
s
Package option
— 48-ball FBGA
— 48-pin TSOP
— 44-pin SO
s
CFI (Common Flash Interface) compliant
— Provides device-specific information to the
system, allowing host software to easily
reconfigure for different Flash devices
s
Compatibility with JEDEC standards
— Pinout and software compatible with single-
power supply Flash
— Superior inadvertent write protection
s
Data# Polling and toggle bits
— Provides a software method of detecting
program or erase operation completion
s
Ready/Busy# pin (RY/BY#)
— Provides a hardware method of detecting
program or erase cycle completion (not
available on 44-pin SO)
s
Erase Suspend/Erase Resume
— Suspends an erase operation to read data from,
or program data to, a sector that is not being
erased, then resumes the erase operation
s
Hardware reset pin (RESET#)
— Hardware method to reset the device to reading
array data
Publication#
21358
Rev:
F
Amendment/+2
Issue Date:
March 1998
STM32G474 sine signal generator
The STM32G474 has three 12 - bit 1MSPS DAC channels . It can be easily configured through STM32CubeMX software For example, the following describes how to use NUCLEO-G474 to implement a sine signal ge...
littleshrimp stm32/stm8
R16 core board features
[align=left][color=#333333][font=微软雅黑, 微软雅黑, "][size=14px][color=#000][font=tahoma, arial, 宋体, sans-serif]MY-R16-CB166 is an embedded core control module designed and developed by our company based on...
myzrcherry Industrial Control Electronics
Timer, PWM, and comparator used in msp430 microcontroller
1. The timer uses two methods: query and interrupt. Most logic chips have a greater ability to output 0 than to output 1. (1) Query mode: TMSEL determines the working mode of the watchdog. If it is se...
火辣西米秀 Microcontroller MCU
Design of vehicle-mounted turntable dynamic monitoring system based on DSP and AD1674 AID conversion chip
Turntables are optomechanical and electrical integrated equipment widely used in the fields of aviation, aerospace, weapons, navigation, etc. The vehicle-mounted turntable system has been widely used ...
Jacktang DSP and ARM Processors
Playing with Zynq Serial 30——[ex52] GPIO control based on Zynq PS
Zynq GPIO OverviewRefer to the document "Playing with Zynq- Basics: GPIO peripherals of Zynq PS.pdf ".1 GPIO PS system configurationOpen the configuration page Peripheral I/O Pins of ZYNQ7 Processing ...
ove学习使我快乐 FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号