EEWORLDEEWORLDEEWORLD

Part Number

Search

74AHCT377D112

Description
Flip Flops OCT D-TYPE EDGE
Categorysemiconductor    logic   
File Size589KB,16 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Download Datasheet Parametric Compare View All

74AHCT377D112 Online Shopping

Suppliers Part Number Price MOQ In stock  
74AHCT377D112 - - View Buy Now

74AHCT377D112 Overview

Flip Flops OCT D-TYPE EDGE

74AHCT377D112 Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerNXP
Product CategoryFlip Flops
RoHSDetails
Number of Circuits1
Logic FamilyAHCT
Logic TypeD-Type Edge Triggered Flip-Flop
PolarityNon-Inverting
Input TypeSingle-Ended
Output TypeSingle-Ended
Propagation Delay Time4 ns
High Level Output Current- 8 mA
Low Level Output Current8 mA
Supply Voltage - Min4.5 V
Supply Voltage - Max5.5 V
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 125 C
Mounting StyleSMD/SMT
Package / CaseSOT-163
PackagingTube
FunctionD-Type Bus Interface
Height2.45 mm
Length13 mm
Width7.6 mm
Number of Channels8
Number of Input Lines8
Number of Output Lines8
NumOfPackaging1
Operating Supply Voltage5 V
Factory Pack Quantity1520
74AHC377; 74AHCT377
Octal D-type flip-flop with data enable; positive-edge trigger
Rev. 02 — 12 June 2008
Product data sheet
1. General description
The 74AHC377; 74AHCT377 is a high-speed Si-gate CMOS device and is pin compatible
with Low-power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard
No. 7-A.
The 74AHC377; 74AHCT377 has eight edge-triggered, D-type flip-flops with individual D
inputs and Q outputs. A common clock input (CP) loads all flip-flops simultaneously when
the data enable input (E) is LOW. The state of each D input, one set-up time before the
LOW-to-HIGH clock transition, is transferred to the corresponding output (Qn) of the
flip-flop. The E input is only required to be stable one set-up time prior to the
LOW-to-HIGH transition for predictable operation.
For versions associated with the 74AHC377; 74AHCT377, refer to the following:
For the master reset version, see 74AHC273; 74AHCT273
For the transparent latch version, see 74AHC373; 74AHCT373
For the 3-state version, see 74AHC374; 74AHCT374
2. Features
I
I
I
I
I
I
I
Balanced propagation delays
All inputs have Schmitt-trigger actions
Inputs accept voltages higher than V
CC
Ideal for addressable register applications
Data enable for address and data synchronization
Eight positive-edge triggered D-type flip-flops
Input levels:
N
For 74AHC377: CMOS level
N
For 74AHCT377: TTL level
I
ESD protection:
N
HBM EIA/JESD22-A114E exceeds 2000 V
N
MM EIA/JESD22-A115-A exceeds 200 V
N
CDM EIA/JESD22-C101C exceeds 1000 V
I
Multiple package options
I
Specified from
−40 °C
to +85
°C
and from
−40 °C
to +125
°C

74AHCT377D112 Related Products

74AHCT377D112 74AHCT377PW112
Description Flip Flops OCT D-TYPE EDGE Flip Flops OCT D-TYPE EDGE
Product Attribute Attribute Value Attribute Value
Manufacturer NXP NXP
Product Category Flip Flops Flip Flops
RoHS Details Details
Number of Circuits 1 1
Logic Family AHCT AHCT
Logic Type D-Type Edge Triggered Flip-Flop D-Type Edge Triggered Flip-Flop
Polarity Non-Inverting Non-Inverting
Input Type Single-Ended Single-Ended
Output Type Single-Ended Single-Ended
Propagation Delay Time 4 ns 4 ns
High Level Output Current - 8 mA - 8 mA
Low Level Output Current 8 mA 8 mA
Supply Voltage - Min 4.5 V 4.5 V
Supply Voltage - Max 5.5 V 5.5 V
Minimum Operating Temperature - 40 C - 40 C
Maximum Operating Temperature + 125 C + 125 C
Mounting Style SMD/SMT SMD/SMT
Package / Case SOT-163 SOT-360
Packaging Tube Tube
Function D-Type Bus Interface D-Type Bus Interface
Height 2.45 mm 0.95 mm
Length 13 mm 6.6 mm
Width 7.6 mm 4.5 mm
Number of Channels 8 8
Number of Input Lines 8 8
Number of Output Lines 8 8
Operating Supply Voltage 5 V 5 V
Factory Pack Quantity 1520 1875
Apply for the USB PD power receiving protocol chip CH224 and CH224EVT for free, show your DIY creativity and win Qinheng gifts!
Although many electronic products currently use Type-C interfaces, they do not have fast charging capabilities because they lack the sink protocol IC to negotiate PD with the source. In addition, many...
okhxyyo Power technology
Industrial control personnel must learn Kingview and Siemens PLC wireless PPI classic communication solution
An automation engineer with 20 years of experience shared the wireless PPI communication solution between Kingview and Siemens PLC. If you need it, just drag it away...
人间精品在回复 Industrial Control Electronics
Six-function multi-mode time controller
1. Overview: We have designed a six-function multi-mode timing controller using the HT48R10A-1 (or HT48R30A-1) microcontroller. It uses a combined display unit that can display 4-digit 7-segment digit...
rain MCU
Happy National Day to all forum friends!
Today is National Day, I wish you all a happy holiday!...
乐在其中1100 Talking
555 classic circuit diagram: dual tone generator circuit diagram
[size=4]Both 555 oscillators or timers can be configured as audio oscillators for separate speakers. A dual 100kΩ potentiometer is used to tune both oscillators simultaneously. The frequency range of ...
fish001 Analogue and Mixed Signal
Implementation of Automobile Instrument Software Based on CAN Bus
With more and more electronic devices in cars, car networks have emerged, and controller area networks (CAN) have begun to be widely used in cars. How to use the information in the car network to faci...
frozenviolet Automotive Electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号