EEWORLDEEWORLDEEWORLD

Part Number

Search

72V7240L15BBGI

Description
PBGA-256, Tray
Categorystorage    storage   
File Size444KB,42 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric View All

72V7240L15BBGI Overview

PBGA-256, Tray

72V7240L15BBGI Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codePBGA
package instructionBGA,
Contacts256
Manufacturer packaging codeBBG256
Reach Compliance Codecompliant
ECCN codeEAR99
JESD-30 codeS-PBGA-B256
JESD-609 codee1
memory density73728 bit
memory width72
Humidity sensitivity level3
Number of functions1
Number of terminals256
word count1024 words
character code1000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize1KX72
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Maximum supply voltage (Vsup)3.45 V
Minimum supply voltage (Vsup)3.15 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
Base Number Matches1
3.3 VOLT HIGH-DENSITY SUPERSYNC II™ 72-BIT FIFO
512 x 72, 1,024 x 72
2,048 x 72, 4,096 x 72
8,192 x 72, 16,384 x 72
32,768 x 72, 65,536 x 72
IDT72V7230, IDT72V7240
IDT72V7250, IDT72V7260
IDT72V7270, IDT72V7280
IDT72V7290, IDT72V72100
FEATURES:
Choose among the following memory organizations:
IDT72V7230
512 x 72
IDT72V7240
1,024 x 72
IDT72V7250
2,048 x 72
IDT72V7260
4,096 x 72
IDT72V7270
8,192 x 72
IDT72V7280
16,384 x 72
IDT72V7290
32,768 x 72
IDT72V72100
65,536 x 72
100 MHz operation (10 ns read/write cycle time)
User selectable input and output port bus-sizing
- x72 in to x72 out
- x72 in to x36 out
- x72 in to x18 out
- x36 in to x72 out
- x18 in to x72 out
Big-Endian/Little-Endian user selectable word representation
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Asynchronous operation of Output Enable,
OE
Read Chip Select (
RCS
) on Read Side
Available in a 256-pin Fine Pitch Ball Grid Array package (PBGA)
Features JTAG (Boundary Scan)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
FUNCTIONAL BLOCK DIAGRAM
D
0
-D
n
(x72, x36 or x18)
WEN
WCLK
LD
SEN
SCLK
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
512 x 72
1,024 x 72
2,048 x 72
4,096 x 72
8,192 x 72
16,384 x 72
32,768 x 72
65,536 x 72
FLAG
LOGIC
READ POINTER
BE
IP
BM
IW
OW
MRS
PRS
TCK
TRST
TMS
TDO
TDI
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
JTAG
CONTROL
(BOUNDARY SCAN)
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
RCLK
REN
RCS
Q
0
-Q
n
(x72, x36 or x18)
4680 drw01
OE
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
1
2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
DECEMBER 2003
DSC-4680/10
MSP430F249 external interrupt P1.3 port
#include "MSP430X24X.h"void main(void) { // Stop watchdog timer to prevent time out reset WDTCTL = WDTPW + WDTHOLD; //关狗P4DIR = BIT0|BIT1|BIT2|BIT3; //设置为输出 P4SEL = 0;P1IE |= 0x08; // P1.3 interrupt e...
火辣西米秀 Microcontroller MCU
Firmware Programming
As a beginner, I want to learn firmware programming. What books should I read and how should I start learning? I would like to ask the experts to recommend some books or video tutorials....
自由达人 Programming Basics
Looking for part-time job,
I have been working for 5 years, mainly engaged in single-chip microcomputer development. Now I am just starting to consider taking on some small projects. For details, please add WeChat 18638834270, ...
ena Talking about work
FilterSolutions User's Guide The simulated filter that has been practiced is pretty good
FilterSolutions User's Guide This is the original English version to help you read it....
btty038 RF/Wirelessly
What is the definition of these so-called self-organizing networks?
The general frequency band of ZigBee is 2.4GHz. This is not strictly 2.400GHz, but several frequency bands near 2.4GHz, because ZigBee uses channel access technology, including time division multiplex...
QWE4562009 Integrated technical exchanges
dsp6657 serial port learning
[size=4]1. I plan to learn with dsp6657, so let's experiment with the serial port first. Find the chip support libraries, path D:\ti\pdk_C6657_1_1_1_4\packages\ti\csl, create a new project[/size] [siz...
Aguilera DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号