EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT54FCT388915T150

Description
3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)
File Size99KB,11 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet View All

IDT54FCT388915T150 Overview

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

IDT54/74FCT388915T 70/100/133/150
3.3V LOW SKEW PLL-BASED CLOCK DRIVER
MILITARY AND COMMERCIAL TEMPERATURE RANGES
Integrated Device Technology, Inc.
3.3V LOW SKEW PLL-BASED
CMOS CLOCK DRIVER
(WITH 3-STATE)
IDT54/74FCT388915T
70/100/133/150
PRELIMINARY
is fed back to the PLL at the FEEDBACK input resulting in
essentially zero delay across the device. The PLL consists of
• 0.5 MICRON CMOS Technology
the phase/frequency detector, charge pump, loop filter and
• Input frequency range: 10MHz – f2Q Max. spec
VCO. The VCO is designed for a 2Q operating frequency
(FREQ_SEL = HIGH)
range of 40MHz to f2Q Max.
• Max. output frequency: 150MHz
The IDT54/74FCT388915T provides 8 outputs with 350ps
• Pin and function compatible with FCT88915T, MC88915T
skew. The
Q5
output is inverted from the Q outputs. The 2Q
• 5 non-inverting outputs, one inverting output, one 2x
runs at twice the Q frequency and Q/2 runs at half the Q
output, one
÷2
output; all outputs are TTL-compatible
frequency.
• 3-State outputs
The FREQ_SEL control provides an additional
÷
2 option in
• Output skew < 350ps (max.)
the output path. PLL _EN allows bypassing of the PLL, which
• Duty cycle distortion < 500ps (max.)
is useful in static test modes. When PLL_EN is low, SYNC
• Part-to-part skew: 1ns (from t
PD
max. spec)
input may be used as a test clock. In this test mode, the input
• 32/–16mA drive at CMOS output voltage levels
frequency is not limited to the specified range and the polarity
• V
CC
= 3.3V
±
0.3V
of outputs is complementary to that in normal operation
• Inputs can be driven by 3.3V or 5V components
(PLL_EN = 1). The LOCK output attains logic HIGH when the
• Available in 28 pin PLCC, LCC and SSOP packages
PLL is in steady-state phase and frequency lock. When OE/
DESCRIPTION:
RST
is low, all the outputs are put in high impedance state and
The IDT54/74FCT388915T uses phase-lock loop technol- registers at Q,
Q
and Q/2 outputs are reset.
ogy to lock the frequency and phase of outputs to the input
The IDT54/74FCT388915T requires one external loop filter
reference clock. It provides low skew clock distribution for component as recommended in Figure 3.
high performance PCs and workstations. One of the outputs
FEATURES:
FUNCTIONAL BLOCK DIAGRAM
FEEDBACK
Phase/Freq.
Detector
Voltage
Controlled
Oscilator
LF
REF_SEL
PLL_EN
0
1
Mux
2Q
(
÷
1)
(
÷
2)
1M
u
x
0
D
Q
LOCK
0M
u
1x
Charge Pump
SYNC (0)
SYNC (1)
Q0
Q1
Divide
-By-2
FREQ_SEL
OE/RST
CP
R
Q
D
CP
R
D
CP
R
D
CP
D
CP
D
CP
D
CP
R
3052 drw 01
R
R
R
Q
Q
Q2
Q
Q3
Q
Q4
Q5
Q
Q
Q/2
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1995
Integrated Device Technology, Inc.
AUGUST 1995
DSC-4243/1
9.8
9.8
1
1
Auto Repair Crankshaft Position Sensor Signal and Waveform Analysis Method - Oscilloscope
The crankshaft position sensor is also called the engine speed sensor. It is one of the most important sensors in the engine centralized control system. It is used to detect the signals of the piston ...
Micsig麦科信 Automotive Electronics
MicroPython Hands-on (27) - WeChat Mini Program for the Internet of Things
[i=s]This post was last edited by eagler8 on 2020-6-2 15:39[/i]1. WeChat Mini Program WeChat Mini Program is a type of mini program. It is an application that can be used without downloading and insta...
eagler8 MicroPython Open Source section
Energy-saving principle of variable frequency speed regulation energy-saving device
1. Frequency conversion energy savingFrom fluid mechanics, we know that P (power) = Q (flow) ╳ H (pressure), flow Q is proportional to the first power of speed N, pressure H is proportional to the squ...
beh Industrial Control Electronics
Ask for guidance in learning
Ask for understanding comments on lines 1 2 3 4 5...
刘小天 51mcu
Problems reading data and displaying it
I followed the example in Xia Yuwen's book and wrote a testbench file that reads and displays file data.The code is as follows: `timescale 1 ns/ 1 ps module LAMP_vlg_tst(); // constants// general purp...
chenbingjy EE_FPGA Learning Park

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号