D ts e t
aa h e
R c e t r lc r nc
o h se Ee to is
Ma u a t r dCo o e t
n fc u e
mp n n s
R c e tr b a d d c mp n ns ae
o h se rn e
o oet r
ma ua trd u ig ete dewaes
n fcue sn i r i/ fr
h
p rh s d f m te oiia s p l r
uc a e r
o h r n l u pi s
g
e
o R c e tr waes rce td f m
r o h se
fr e rae r
o
te oiia I. Al rce t n ae
h
r nl P
g
l e rai s r
o
d n wi tea p o a o teOC
o e t h p rv l f h
h
M.
P r aetse u igoiia fcoy
at r e td sn r n la tr
s
g
ts p o rmso R c e tr e eo e
e t rga
r o h se d v lp d
ts s lt n t g aa te p o u t
e t oui s o u rne
o
rd c
me t o e c e teOC d t s e t
es r x e d h
M aa h e.
Qu l yOv riw
ai
t
e ve
• IO- 0 1
S 90
•A 92 cr ct n
S 1 0 et ai
i
o
• Qu l e Ma ua trr Ls (
ai d
n fcues it QML MI- R -
) LP F
385
53
•C a sQ Mitr
ls
lay
i
•C a sVS a eL v l
ls
p c ee
• Qu l e S p l r Ls o D sr uos( L )
ai d u pi s it f it b tr QS D
e
i
•R c e trsacic l u pir oD A a d
o h se i
r ia s p l t L n
t
e
me t aln u t a dD A sa d r s
es lid sr n L tn ad .
y
R c e tr lcrnc , L i c mmi e t
o h se Ee t is L C s o
o
tdo
t
s p ligp o u t ta s t f c so r x e t-
u pyn rd cs h t ai y u tme e p ca
s
t n fr u lya daee u loto eoiial
i s o q ai n r q a t h s r n l
o
t
g
y
s p l db id sr ma ua trr.
u pi
e yn ut
y n fcues
T eoiia ma ua trr d ts e t c o a yn ti d c me t e e t tep r r n e
h r n l n fcue’ aa h e a c mp n ig hs o u n r cs h ef ma c
g
s
o
a ds e ic t n o teR c e tr n fcue v rino ti d vc . o h se Ee t n
n p c ai s f h o h se ma ua trd eso f hs e ie R c e tr lcr -
o
o
isg aa te tep r r n eo i s mio d co p o u t t teoiia OE s e ic -
c u rne s h ef ma c ft e c n u tr rd cs o h r n l M p c a
o
s
g
t n .T pc lv le aefr eee c p r o e o l. eti mii m o ma i m rt g
i s ‘y ia’ au s r o rfrn e up s s ny C r n nmu
o
a
r xmu ai s
n
ma b b s do p o u t h rceiain d sg , i lt n o s mpetsig
y e a e n rd c c aa tr t , e in smuai , r a l e t .
z o
o
n
© 2 1 R cetr l t n s LC Al i t R sre 0 1 2 1
0 3 ohs E cr i , L . lRg s eevd 7 1 0 3
e e oc
h
T l r m r, l s v iw wrcl . m
o e n oe p ae it w . e c o
a
e
s
o ec
74AC253, 74ACT253 Dual 4-Input Multiplexer with 3-STATE Outputs
April 2007
74AC253, 74ACT253
Dual 4-Input Multiplexer with 3-STATE Outputs
Features
■
I
CC
and I
OZ
reduced by 50%
■
Multifunction capability
■
Non inverting 3-STATE outputs
■
Outputs source/sink 24mA
■
ACT253 has TTL-compatible inputs
tm
General Description
The AC/ACT253 is a dual 4-input multiplexer with
3-STATE outputs. It can select two bits of data from four
sources using common select inputs. The outputs may
be individually switched to a high impedance state with a
HIGH on the respective Output Enable (OE) inputs,
allowing the outputs to interface directly with bus
oriented systems.
Ordering Information
Order Number
74AC253SC
74AC253SJ
74AC253PC
74ACT253SC
74ACT253SJ
74ACT253MTC
Package
Number
M16A
M16D
N16E
M16A
M16D
MTC16
Package Description
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153,
4.4mm Wide
Device also available Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
Connection Diagram
Pin Descriptions
Pin Names
I
0a
–I
3a
I
0b
–I
3b
S
0
, S
1
OE
a
OE
b
Z
a
, Z
b
Description
Side A Data Inputs
Side B Data Inputs
Common Select Inputs
Side A Output Enable Input
Side B Output Enable Input
3-STATE Outputs
FACT™ is a trademark of Fairchild Semiconductor Corporation.
©1988 Fairchild Semiconductor Corporation
74AC253, 74ACT253 Rev. 1.5
www.fairchildsemi.com
74AC253, 74ACT253 Dual 4-Input Multiplexer with 3-STATE Outputs
Logic Diagram
Functional Description
The AC/ACT253 contains two identical 4-input multiplex-
ers with 3-STATE outputs. They select two bits from four
sources selected by common Select inputs (S
0
, S
1
). The
4-input multiplexers have individual Output Enable (OE
a
,
OE
b
) inputs which, when HIGH, force the outputs to a
high impedance (High Z) state. This device is the logic
implementation of a 2-pole, 4-position switch, where the
position of the switch is determined by the logic levels
supplied to the two select inputs. The logic equations for
the outputs are shown:
IEEE/IEC
Z
a
=
OE
a
• (I
0a
• S
1
• S
0
+ I
1a
• S
1
• S
0
+
I
2a
• S
1
• S
0
+ I
3a
• S
1
• S
0
)
Z
b
=
OE
b
• (I
0b
• S
1
• S
0
+ I
1b
• S
1
• S
0
+
I
2b
• S
1
• S
0
+ I
3b
• S
1
• S
0
)
If the outputs of 3-STATE devices are tied together, all
but one device must be in the high impedance state to
avoid high currents that would exceed the maximum
ratings. Designers should ensure that Output Enable
signals to 3-STATE devices whose outputs are tied
together are designed so that there is no overlap.
Truth Table
Select Inputs
S
0
X
L
L
H
H
L
L
H
H
Data Inputs
I
0
X
L
H
X
X
X
X
X
X
Output Enable
I
3
X
X
X
X
X
X
X
L
H
Outputs
Z
Z
L
H
L
H
L
H
L
H
S
1
X
L
L
L
L
H
H
H
H
I
1
X
X
X
L
H
X
X
X
X
I
2
X
X
X
X
X
L
H
X
X
OE
H
L
L
L
L
L
L
L
L
Address Inputs S
0
and S
1
are common to both sections.
H
=
HIGH Voltage Level
L
=
LOW Voltage Level
X
=
Immaterial
Z
=
High Impedance
©1988 Fairchild Semiconductor Corporation
74AC253, 74ACT253 Rev. 1.5
www.fairchildsemi.com
2
74AC253, 74ACT253 Dual 4-Input Multiplexer with 3-STATE Outputs
Logic Diagram
Please note that this diagram is provided only for the understanding of logic operations and should not be used to
estimate propagation delays.
Figure 1.
©1988 Fairchild Semiconductor Corporation
74AC253, 74ACT253 Rev. 1.5
www.fairchildsemi.com
3
74AC253, 74ACT253 Dual 4-Input Multiplexer with 3-STATE Outputs
Absolute Maximum Ratings
Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be
operable above the recommended operating conditions and stressing the parts to these levels is not recommended.
In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability.
The absolute maximum ratings are stress ratings only.
Symbol
V
CC
I
IK
Supply Voltage
DC Input Diode Current
V
I
=
–0.5V
V
I
=
V
CC
+ 0.5V
V
I
I
OK
DC Input Voltage
DC Output Diode Current
V
O
=
–0.5V
V
O
=
V
CC
+ 0.5V
V
O
I
O
DC Output Voltage
Parameter
Rating
–0.5V to +7.0V
–20mA
+20mA
–0.5V to V
CC
+ 0.5V
–20mA
+20mA
–0.5V to V
CC
+ 0.5V
±50mA
±50mA
–65°C to +150°C
140°C
DC Output Source or Sink Current
I
CC
or I
GND
DC V
CC
or Ground Current per Output Pin
T
STG
Storage Temperature
T
J
Junction Temperature
Recommended Operating Conditions
The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended
operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not
recommend exceeding them or designing to absolute maximum ratings.
Symbol
V
CC
Supply Voltage
AC
ACT
V
I
V
O
T
A
∆
V /
∆
t
∆
V /
∆
t
Input Voltage
Output Voltage
Operating Temperature
Parameter
Rating
2.0V to 6.0V
4.5V to 5.5V
0V to V
CC
0V to V
CC
–40°C to +85°C
125mV/ns
125mV/ns
Minimum Input Edge Rate, AC Devices:
V
IN
from 30% to 70% of V
CC
, V
CC
@ 3.3V, 4.5V, 5.5V
Minimum Input Edge Rate, ACT Devices:
V
IN
from 0.8V to 2.0V, V
CC
@ 4.5V, 5.5V
©1988 Fairchild Semiconductor Corporation
74AC253, 74ACT253 Rev. 1.5
www.fairchildsemi.com
4