EEWORLDEEWORLDEEWORLD

Part Number

Search

3D3428S-1.5

Description
Silicon Delay Line, Programmable, 1-Func, 255-Tap, True Output, CMOS, PDSO16, SOL-16
Categorylogic    logic   
File Size510KB,7 Pages
ManufacturerData Delay Devices
Environmental Compliance
Download Datasheet Parametric View All

3D3428S-1.5 Overview

Silicon Delay Line, Programmable, 1-Func, 255-Tap, True Output, CMOS, PDSO16, SOL-16

3D3428S-1.5 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeSOIC
package instructionSOP,
Contacts16
Reach Compliance Codecompliant
Input frequency maximum value (fmax)15 MHz
JESD-30 codeR-PDSO-G16
length10.335 mm
Logic integrated circuit typeSILICON DELAY LINE
Number of functions1
Number of taps/steps255
Number of terminals16
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
programmable delay lineYES
Certification statusNot Qualified
Maximum seat height2.71 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width7.51 mm
Base Number Matches1
3D3428
MONOLITHIC 8-BIT
PROGRAMMABLE DELAY LINE
(SERIES 3D3428 – LOW NOISE)
FEATURES
All-silicon, low-power CMOS technology
3.3V CMOS compatible inputs and outputs
Vapor phase, IR and wave solderable
Auto-insertable (DIP pkg.)
Leading- and trailing-edge accuracy
Programmable via serial or parallel interface
Increment range:
0.25 through 15.0ns
Delay tolerance:
0.5% (See Table 1)
Supply current:
2mA typical
Temperature stability:
±1.5%
max (-40C to 85C)
Vdd stability:
±1.0%
max (3.0V to 3.6V)
IN
AE
SO/P0
P1
P2
P3
P4
GND
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
data
3
delay
devices,
inc.
PACKAGES
VDD
OUT
MD
P7
P6
SC
P5
SI
IN
SO
AE
GND
1
2
3
4
8
7
6
5
VDD
OUT
SC
SI
3D3428Z-xx SOIC
IN
AE
SO/P0
P1
P2
P3
P4
GND
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
VDD
OUT
MD
P7
P6
SC
P5
SI
3D3428-xx DIP
3D3428S-xx SOL
For mechanical dimensions, click
here.
For package marking details, click
here.
FUNCTIONAL DESCRIPTION
The 3D3428 device is a versatile 8-bit programmable monolithic delay
line. The input (IN) is reproduced at the output (OUT) without inversion,
shifted in time as per the user selection. Delay values, programmed
either via the serial or parallel interface, can be varied over 255 equal
steps according to the formula:
T
i,nom
= T
inh
+ i * T
inc
where i is the programmed address, T
inc
is the delay increment (equal
to the device dash number), and T
inh
is the inherent (address zero)
delay. The device features both rising- and falling-edge accuracy.
PIN DESCRIPTIONS
IN
OUT
MD
AE
P0-P7
SC
SI
SO
VDD
GND
Signal Input
Signal Output
Mode Select
Address Enable
Parallel Data Input
Serial Clock
Serial Data Input
Serial Data Output
+3.3 Volts
Ground
The all-CMOS 3D3428 integrated circuit has been designed as a reliable, economic alternative to hybrid
TTL programmable delay lines. It is offered in a standard 16-pin auto-insertable DIP and a surface mount
16-pin SOL. An 8-pin SOIC package is available for applications where the parallel interface is not needed.
TABLE 1: PART NUMBER SPECIFICATIONS
PART
NUMBER
3D3428-0.25
3D3428-0.5
3D3428-1
3D3428-1.5
3D3428-2
3D3428-2.5
3D3428-4
3D3428-5
3D3428-7.5
3D3428-10
3D3428-15
DELAYS AND TOLERANCES
Inherent
Delay (ns)
11.5
±
2.0
11.5
±
2.0
11.5
±
2.0
11.5
±
2.0
11.5
±
2.0
13.0
±
2.5
15.5
±
4.0
18.0
±
5.0
23.0
±
7.5
27.5
±
10
38.0
±
15
Delay
Range (ns)
63.75
±
0.4
127.5
±
0.8
255.0
±
1.5
382.5
±
2.3
510.0
±
2.0
637.5
±
2.5
1020
±
4.0
1275
±
4.0
1912.5
±
6.0
2550
±
8.0
3825
±
12
Delay
Step (ns)
0.25
±
0.15
0.50
±
0.25
1.00
±
0.50
1.50
±
0.75
2.00
±
1.00
2.50
±
1.25
4.00
±
2.00
5.00
±
2.50
7.50
±
3.75
10.0
±
5.00
15.0
±
7.50
Rec’d Max
Frequency
6.25 MHz
3.12 MHz
1.56 MHz
1.04 MHz
781 KHz
625 KHz
390 KHz
312 KHz
208 KHz
156 KHz
104 KHz
INPUT RESTRICTIONS
Absolute Max
Frequency
77 MHz
45 MHz
22 MHz
15 MHz
11 MHz
9.0 MHz
5.6 MHz
4.5 MHz
3.0 MHz
2.2 MHz
1.5 MHz
Rec’d Min
Pulse Width
80.0 ns
160.0 ns
320.0 ns
480.0 ns
640.0 ns
800.0 ns
1280.0 ns
1600.0 ns
2400.0 ns
3200.0 ns
4800.0 ns
Absolute Min
Pulse Width
6.5 ns
11.0 ns
22.0 ns
33.0 ns
44.0 ns
55.0 ns
88.0 ns
110.0 ns
165.0 ns
220.0 ns
330.0 ns
NOTES: Any delay increment between 0.25 and 15 ns not shown is also available as standard.
See application notes section for more details
2004
Data Delay Devices
Doc #04004
5/8/2006
DATA DELAY DEVICES, INC.
3 Mt. Prospect Ave. Clifton, NJ 07013
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号