EEWORLDEEWORLDEEWORLD

Part Number

Search

9FGL0441AKILF

Description
Clock Generators u0026 Support Products 4 O/P PCIE GEN1-2-3 CLK GEN ZO 100Ohm
Categorysemiconductor    Analog mixed-signal IC   
File Size307KB,18 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric Compare View All

9FGL0441AKILF Online Shopping

Suppliers Part Number Price MOQ In stock  
9FGL0441AKILF - - View Buy Now

9FGL0441AKILF Overview

Clock Generators u0026 Support Products 4 O/P PCIE GEN1-2-3 CLK GEN ZO 100Ohm

9FGL0441AKILF Parametric

Parameter NameAttribute value
Product CategoryClock Generators & Support Products
ManufacturerIDT (Integrated Device Technology, Inc.)
RoHSDetails
TypeClock Generators
Maximum Input Frequency40 MHz
Max Output Freq100 MHz
Number of Outputs4 Output
Duty Cycle - Max55 %
Operating Supply Voltage3.3 V
Operating Supply Current30 mA
Maximum Operating Temperature+ 85 C
Minimum Operating Temperature- 40 C
Mounting StyleSMD/SMT
Package / CaseVFQFPN-32
PackagingTray
Jitter81 ps
Moisture SensitiveYes
Output TypeLP-HCSL, LVCMOS
Factory Pack Quantity490
4-output 3.3V PCIe Clock Generator
9FGL04
DATASHEET
Description
The 9FGL04 devices are 3.3V members of IDT's 3.3V
Full-Featured PCIe family. The devices have 4 output enables
for clock management and support 2 different spread
spectrum levels in addition to spread off. The 9FGL04
supports PCIe Gen1-4 Common Clocked architectures (CC)
and PCIe Separate Reference no-Spread (SRnS) and
Separate Reference Independent Spread (SRIS) clocking
architectures. The 9FGL04P1 can be programmed with a
user-defined power up default SMBus configuration.
Features/Benefits
Direct connection to 100 (xx41) or 85 (xx51)
transmission lines; saves 16 resistors compared to
standard PCIe devices
142mW typical power consumption (@3.3V); eliminates
thermal concerns
SMBus-selectable features allows optimization to customer
requirements:
control input polarity
control input pull up/downs
slew rate for each output
differential output amplitude
33, 85 or 100Ω output impedance for each output
spread spectrum amount
41 and 51 devices contain default configuration; SMBus
interface not required for device operation
P1 device allows factory programming of customer-defined
input/output frequencies and SMBus power up default;
allows exact optimization to customer requirements.
OE# pins; support DIF power management
8MHz - 40MHz input frequency with 9FGL04P1 device
(25MHz default); flexibility
Pin/SMBus selectable 0%, -0.25% or -0.5% spread on DIF
outputs %; minimize EMI and phase jitter for each
application
DIF outputs blocked until PLL is locked; clean system
start-up
Two selectable SMBus addresses; multiple devices can
easily share an SMBus segment
Space saving 32-pin 5x5mm VFQFPN; minimal board
space
Recommended Application
PCIe Gen1-4 clock generation for Riser Cards, Storage,
Networking, JBOD, Communications, Access Points
Output Features
4 – 100 MHz Low-Power HCSL (LP-HCSL) DIF pairs
9FGL0441 default Z
OUT
= 100
9FGL0451 default Z
OUT
= 85
9FGL04P1 factory programmable defaults
1 - 3.3V LVCMOS REF output w/Wake-On-LAN (WOL)
support
Easy AC-coupling to other logic families, see IDT
application note
AN-891
Key Specifications
PCIe Gen1-2-3-4 CC-compliant
PCIe Gen2-3 SRIS-compliant
DIF cycle-to-cycle jitter <50ps
DIF output-to-output skew <50ps
DIF 12k-20M phase jitter is <2ps rms when SSC is off
REF phase jitter is <300fs rms (SSC off) and < 1.5ps RMS
(SSC on)
±100ppm frequency accuracy on all clocks
Block Diagram
vOE(3:0)#
XIN/CLKIN_25
4
REF
DIF3
603-25-150JA4I 25MHz
X2
SSC Capable
PLL
vSADR
vSS_EN_tri
^CKPWRGD_PD#
SDATA_3.3
SCLK_3.3
DIF2
DIF1
DIF0
Control
Logic
Note:
Resistors default to internal on 41/51 devices. P1 devices have programmable default impedances on an output-by-output basis.
9FGL04 DECEMBER 1, 2016
1
©2016 Integrated Device Technology, Inc.

9FGL0441AKILF Related Products

9FGL0441AKILF 9FGL0441AKILFT 9FGL0451AKILF 9FGL0451AKILFT
Description Clock Generators u0026 Support Products 4 O/P PCIE GEN1-2-3 CLK GEN ZO 100Ohm Clock Generators u0026 Support Products 4 O/P PCIE GEN1-2-3 CLK GEN ZO 100Ohm Clock Generators u0026 Support Products 4 O/P PCIE GEN1-2-3 CLK GEN ZO 85Ohm Clock Generators u0026 Support Products 4 O/P PCIE GEN1-2-3 CLK GEN ZO 85Ohm
Product Category Clock Generators & Support Products Clock Generators & Support Products Clock Generators & Support Products Clock Generators & Support Products
Manufacturer IDT (Integrated Device Technology, Inc.) IDT (Integrated Device Technology, Inc.) IDT (Integrated Device Technology, Inc.) IDT (Integrated Device Technology, Inc.)
RoHS Details Details Details Details
Type Clock Generators Clock Generators Clock Generators Clock Generators
Maximum Input Frequency 40 MHz 40 MHz 40 MHz 40 MHz
Max Output Freq 100 MHz 100 MHz 100 MHz 100 MHz
Number of Outputs 4 Output 4 Output 4 Output 4 Output
Duty Cycle - Max 55 % 55 % 55 % 55 %
Operating Supply Voltage 3.3 V 3.3 V 3.3 V 3.3 V
Operating Supply Current 30 mA 30 mA 30 mA 30 mA
Maximum Operating Temperature + 85 C + 85 C + 85 C + 85 C
Minimum Operating Temperature - 40 C - 40 C - 40 C - 40 C
Mounting Style SMD/SMT SMD/SMT SMD/SMT SMD/SMT
Package / Case VFQFPN-32 VFQFPN-32 VFQFPN-32 VFQFPN-32
Packaging Tray Reel Tray Reel
Jitter 81 ps 81 ps 81 ps 81 ps
Moisture Sensitive Yes Yes Yes Yes
Output Type LP-HCSL, LVCMOS LP-HCSL, LVCMOS LP-HCSL, LVCMOS LP-HCSL, LVCMOS
Factory Pack Quantity 490 2500 490 2500

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号