EEWORLDEEWORLDEEWORLD

Part Number

Search

72T1845L6-7BB

Description
FIFO 2Kx18 / 4Kx9 FIFO 2.5V TERASYNC
Categorystorage   
File Size378KB,56 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric View All

72T1845L6-7BB Online Shopping

Suppliers Part Number Price MOQ In stock  
72T1845L6-7BB - - View Buy Now

72T1845L6-7BB Overview

FIFO 2Kx18 / 4Kx9 FIFO 2.5V TERASYNC

72T1845L6-7BB Parametric

Parameter NameAttribute value
Product CategoryFIFO
ManufacturerIDT (Integrated Device Technology, Inc.)
RoHSNo
Supply Voltage - Max2.625 V
Supply Voltage - Min2.375 V
Package / CasePBGA-144
PackagingTray
Height1.76 mm
Length13 mm
Moisture SensitiveYes
Factory Pack Quantity1
Width13 mm
2.5 VOLT HIGH-SPEED TeraSync™ FIFO
18-BIT/9-BIT CONFIGURATIONS
2,048 x 18/4,096 x 9, 4,096 x 18/8,192 x 9, 8,192 x 18/16,384 x 9,
16,384 x 18/32,768 x 9, 32,768 x 18/65,536 x 9, 65,536 x 18/131,072 x 9,
131,072 x 18/262,144 x 9, 262,144 x 18/524,288 x 9, 524,288 x 18/1,048,576 x 9
*IDT72T1845,
*IDT72T1865,
*IDT72T1885,
IDT72T18105,
*IDT72T1855
*IDT72T1875
*IDT72T1895
IDT72T18115
IDT72T18125
*SPECIFIED PRODUCTS ARE EOL - LAST TIME BUY EXPIRES MAY 26, 2018
FEATURES:
Choose among the following memory organizations:
IDT72T1845
2,048 x 18/4,096 x 9
IDT72T1855
4,096 x 18/8,192 x 9
IDT72T1865
8,192 x 18/16,384 x 9
IDT72T1875
16,384 x 18/32,768 x 9
IDT72T1885
32,768 x 18/65,536 x 9
IDT72T1895
65,536 x 18/131,072 x 9
IDT72T18105
131,072 x 18/262,144 x 9
IDT72T18115
262,144 x 18/524,288 x 9
IDT72T18125
524,288 x 18/1,048,576 x 9
Up to 225 MHz Operation of Clocks
User selectable HSTL/LVTTL Input and/or Output
Read Enable & Read Clock Echo outputs aid high speed operation
User selectable Asynchronous read and/or write port timing
2.5V LVTTL or 1.8V, 1.5V HSTL Port Selectable Input/Ouput voltage
3.3V Input tolerant
Mark & Retransmit, resets read pointer to user marked position
Write Chip Select (WCS) input enables/disables Write operations
Read Chip Select (RCS) synchronous to RCLK
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Program programmable flags by either serial or parallel means
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Separate SCLK input for Serial programming of flag offsets
User selectable input and output port bus-sizing
- x9 in to x9 out
- x9 in to x18 out
- x18 in to x9 out
- x18 in to x18 out
Big-Endian/Little-Endian user selectable byte representation
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
JTAG port, provided for Boundary Scan function
Available in 144-pin (13mm x 13mm) or 240-pin (19mm x 19mm)
PlasticBall Grid Array (PBGA)
Easily expandable in depth and width
Independent Read and Write Clocks (permit reading and writing
simultaneously)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts are available, see ordering information
For IDT72T1845/55/65/75/85/95 functional replacement device use
IDT72T18125
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK/WR
WCS
D
0
-D
n
(x18 or x9)
LD
SEN
SCLK
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
ASYW
WRITE CONTROL
LOGIC
RAM ARRAY
2,048 x 18 or 4,096 x 9
4,096 x 18 or 8,192 x 9
8,192 x 18 or 16,384 x 9
16,384 x 18 or 32,768 x 9
32,768 x 18 or 65,536 x 9
65,536 x 18 or 131,072 x 9
131,072 x 18 or 262,144 x 9
262,144 x 18 or 524,288 x 9
524,288 x 18 or 1,048,576 x 9
FLAG
LOGIC
WRITE POINTER
BE
IP
IW
OW
MRS
PRS
TCK
TRST
TMS
TDO
TDI
Vref
WHSTL
RHSTL
SHSTL
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
READ POINTER
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
MARK
ASYR
JTAG CONTROL
(BOUNDARY SCAN)
RCLK/RD
REN
RCS
HSTL I/0
CONTROL
OE
EREN
5909 drw01
Q
0
-Q
n
(x18 or x9)
ERCLK
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. TeraSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2017 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
MAY 2017
DSC-5909/20
Behavioral modeling sequential logic circuit (two-input AND gate) source code and test code
Source code:module and_gate1(clk, a, b, s);input clk;input a;input b;output reg s;//Behavioral modeling sequential logic circuit (two-input AND gate)always @ (posedge clk) //Rising edge triggeredbegin...
zxopenljx FPGA/CPLD
Hardware testing method for TI-CC chip
Brief description Forced to do something that is meaningless to the current direction, we can only grab some meaning from it.Based on TI's test software smartRF studio, the hardware needs to reserve V...
火辣西米秀 Wireless Connectivity
Why does Unico prompt that STEVAL-MKI197V1 is not supported? --- Solved
[i=s]This post was last edited by a media student on 2020-4-12 22:31[/i]I got the board today and downloaded the unico software, but it prompted the following error:Please give me some pointers..Thank...
传媒学子 ST MEMS Sensor Creative Design Competition
Is the digital-to-analog configuration of a certain pin of STM32 related to the output? Do I need to set the output register of this pin when outputting?
Is the digital-to-analog configuration of a certain pin of STM32 related to the output? Do I need to set the output register of this pin when outputting?...
深圳小花 stm32/stm8
EEWORLD University ---- Microprocessor and Embedded System Design University of Electronic Science and Technology of China
Microprocessor and Embedded System Design University of Electronic Science and Technology of China : https://training.eeworld.com.cn/course/5402...
木犯001号 MCU
MSP430G2553 Study Notes
MSP430G2553 OverviewLow supply voltage range: 1.8V to 3.6VUltra-low power– Run mode: 230μA (at 1MHz and 2.2V)– Standby mode: 0.5μA– Off mode (RAM retention): 0.1μ5 power-saving modesUltra-fast wake-up...
Aguilera Microcontroller MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号