EEWORLDEEWORLDEEWORLD

Part Number

Search

5V19EE403NLGI8

Description
Clock Generators u0026 Support Products EEPROM PROGRAMMABLE PLL AND VCXO
Categorysemiconductor    Analog mixed-signal IC   
File Size264KB,29 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric View All

5V19EE403NLGI8 Online Shopping

Suppliers Part Number Price MOQ In stock  
5V19EE403NLGI8 - - View Buy Now

5V19EE403NLGI8 Overview

Clock Generators u0026 Support Products EEPROM PROGRAMMABLE PLL AND VCXO

5V19EE403NLGI8 Parametric

Parameter NameAttribute value
Product CategoryClock Generators & Support Products
ManufacturerIDT (Integrated Device Technology, Inc.)
RoHSDetails
Mounting StyleSMD/SMT
Package / CaseVFQFPN-24
PackagingReel
Height0.9 mm
Length4 mm
Factory Pack Quantity2500
Width4 mm
DATASHEET
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR
Description
The IDT5V19EE403 is a programmable clock generator
intended for high performance data-communications,
telecommunications, consumer, and networking
applications. There are four internal PLLs, each individually
programmable, allowing for four unique non-integer-related
frequencies. The frequencies are generated from a single
reference clock. The reference clock can come from one of
the two redundant clock inputs. Automatic or manual
switchover function allows any one of the redundant clocks
to be selected during normal operation.
The IDT5V19EE403 is in-system, programmable and can
be programmed through the use of I
2
C interface. An
internal EEPROM allows the user to save and restore the
configuration of the device without having to reprogram it on
power-up.
Each of the four PLLs has an 7-bit reference divider and a
12-bit feedback divider. This allows the user to generate
four unique non-integer-related frequencies. The PLL loop
bandwidth is programmable to allow the user to tailor the
PLL response to the application. For instance, the user can
tune the PLL parameters to minimize jitter generation or to
maximize jitter attenuation. Spread spectrum generation
and/or fractional divides are allowed on two of the PLLs.
There are a total of four 8-bit output dividers. The outputs
are connected to the PLLs via a switch matrix. The switch
matrix allows the user to route the PLL outputs to any
output bank. This feature can be used to simplify and
optimize the board layout. In addition, each output's slew
rate and enable/disable function is programmable.
IDT5V19EE403
Features
Four internal PLLs
Internal non-volatile EEPROM
Fast (400kHz) mode I
2
C serial interface
Input frequency range: 1 MHz to 200 MHz
Output frequency range: 4.9 kHz to 200 MHz
Reference crystal input with programmable linear load
capacitance
– Crystal frequency range: 8 MHz to 50 MHz
Integrated VCXO
Each PLL has a 7-bit reference divider and a 12-bit
feedback-divider
8-bit output-divider blocks
Fractional division capability on one PLL
Two of the PLLs support spread spectrum generation
capability
I/O Standards:
– Outputs - 3.3 V LVTTL/ LVCMOS
– Inputs - 3.3 V LVTTL/ LVCMOS
Programmable slew rate control
Programmable loop bandwidth
Programmable output inversion to reduce bimodal jitter
Redundant clock inputs with auto and manual switchover
options
Individual output enable/disable
Power-down mode
3.3V core V
DD
Available in VFQFPN package
-40 to +85°C Industrial Temp operation
IDT®
EEPROM PROGRAMMABLE VCXO CLOCK GENERATOR
1
IDT5V19EE403
REV M 092412
Problems encountered in circuit design based on operational amplifiers and analog integrated circuits 4th edition
[i=s]This post was last edited by sunboy25 on 2019-11-7 14:42[/i]In the 4th edition of Circuit Design Based on Operational Amplifiers and Analog Integrated Circuits, there is a formula on P37 of Chapt...
sunboy25 Analog electronics
I overestimated the final project and only made a few things, SPI color screen + servo drive
When I signed up, I got excited and wrote a challenging Rubik's Cube robot. Later, the mechanical structure was a big problem. I decided to buy mechanical parts with servos, but I was unwilling to giv...
飞觞醉月_ GD32 MCU
C6000 DSP Basics: GPIO
1. DSP structure (1) Harvard architecture: programs and data are stored in different memories, each of which is independently addressed and accessed.(2) Multi-stage pipeline: a DSP instruction (fetch,...
灞波儿奔 Microcontroller MCU
Looking for an idle oscilloscope with a speed of more than 100M
As the title says, I am looking for an unused oscilloscope with a frequency of 100M or above at a suitable price....
hjl2832 Buy&Sell
TI Power Supply Learning and Growth Path: EMI Filter & EMI Optimization
The following are the courses on EMI filter & EMI optimization selected by the editor, covering the basic knowledge and principles of EMI, methods and techniques for reducing EMI in different circuit ...
EE大学堂 Training Edition
EEWORLD University----[High Precision Laboratory] Interface: FPD-Link
[High Precision Laboratory] Interface: FPD-Link : https://training.eeworld.com.cn/course/5507...
hi5 Analog electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号