EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72V3682L15PF9

Description
FIFO, 16KX36, 10ns, Synchronous, CMOS, PQFP120, TQFP-120
Categorystorage    storage   
File Size254KB,29 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

IDT72V3682L15PF9 Overview

FIFO, 16KX36, 10ns, Synchronous, CMOS, PQFP120, TQFP-120

IDT72V3682L15PF9 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeQFP
package instructionTQFP-120
Contacts120
Reach Compliance Codenot_compliant
ECCN codeEAR99
Maximum access time10 ns
Other featuresMAIL BOX BYPASS REGISTER
period time15 ns
JESD-30 codeS-PQFP-G120
JESD-609 codee0
length14 mm
memory density589824 bit
memory width36
Humidity sensitivity level4
Number of functions1
Number of terminals120
word count16384 words
character code16000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize16KX36
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)240
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)3.45 V
Minimum supply voltage (Vsup)3.15 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch0.4 mm
Terminal locationQUAD
Maximum time at peak reflow temperature20
width14 mm
Base Number Matches1
3.3 VOLT CMOS SyncBiFIFO
TM
16,384 x 36 x 2
32,768 x 36 x 2
65,536 x 36 x 2
IDT72V3682
IDT72V3692
IDT72V36102
FEATURES
Memory storage capacity:
IDT72V3682 – 16,384 x 36 x 2
IDT72V3692 – 32,768 x 36 x 2
IDT72V36102 – 65,536 x 36 x 2
Supports clock frequencies up to 100MHz
Fast access times of 6.5ns
Free-running CLKA and CLKB may be asynchronous or coincident
(simultaneous reading and writing of data on a single clock edge
is permitted)
Two independent clocked FIFOs buffering data in opposite direc-
tions
Mailbox bypass register for each FIFO
Programmable Almost-Full and Almost-Empty flags
Microprocessor Interface Control Logic
FFA/IRA, EFA/ORA, AEA,
and
AFA
flags synchronized by CLKA
FFB/IRB, EFB/ORB, AEB,
and
AFB
flags synchronized by CLKB
Select IDT Standard timing (using
EFA, EFB, FFA
and
FFB
flags
functions) or First Word Fall Through timing (using ORA, ORB, IRA
and IRB flag functions)
Available in space-saving 120-pin Thin Quad Flatpack (TQFP)
Pin compatible to the lower density parts, IDT72V3622/72V3632/
72V3642/72V3652/72V3662/72V3672
°
°
Industrial temperature range (–40°C to +85°C) is available
FUNCTIONAL BLOCK DIAGRAM
MBF1
CLKA
CSA
W/RA
ENA
MBA
Mail 1
Register
Input
Register
Output
Register
Port-A
Control
Logic
RST1
FIFO1,
Mail1
Reset
Logic
36
RAM
ARRAY
16,384 x 36
32,768 x 36
65,536 x 36
36
Write
Pointer
Read
Pointer
EFB/ORB
AEB
FFA/IRA
AFA
FIFO 1
Status Flag
Logic
FS
0
FS
1
A
0
- A
35
16
Programmable Flag
Offset Registers
FIFO 2
Timing
Mode
FWFT
B
0
- B
35
EFA/ORA
AEA
Status Flag
Logic
Write
Pointer
36
FFB/IRB
AFB
36
Read
Pointer
RAM
ARRAY
16,384 x 36
32,768 x 36
65,536 x 36
Mail 2
Register
Output
Register
FIFO2,
Mail2
Reset
Logic
Input
Register
RST2
Port-B
Control
Logic
CLKB
CSB
W/RB
ENB
MBB
4679 drw 01
MBF2
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. The SyncBiFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
1
2003
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
NOVEMBER 2003
DSC-4679/4
lvds(1440*540) pointer
Question: The 1024*640 screen of myimx6ek200 cannot meet the project application. Now it needs to be replaced with a 1440*540 screen. The modification process is as follows: 1. Change the RGB666 of th...
明远智睿Lan Integrated technical exchanges
I would like to ask how you learn this tutorial on circuit design based on operational amplifiers and analog integrated circuits.
I'd like to ask how you all learned this tutorial on circuit design based on operational amplifiers and analog integrated circuits. The book is a good book, but maybe it's because my basic knowledge i...
sunboy25 Analog electronics
Share the method of setting the serial port baud rate of MSP430
Given a BRCLK clock source, the baud rate is used to determine the factor N that needs to be divided:N = fBRCLK/BaudrateThe division factor N is usually a non-integer value, so at least one divider an...
灞波儿奔 Microcontroller MCU
[RISC-V MCU CH32V103 Review] - 3: USART - Why did all three serial port tools fail?
[i=s]This post was last edited by MianQi on 2021-2-2 11:07[/i]The object of this evaluation is: USART, based on: "CH32V103 Application Tutorial - USART".First of all, after reading the document, there...
MianQi Domestic Chip Exchange
Bluetooth Protocol Analysis_Basic Concepts
1. Introduction Bluetooth technology has been around for 20 years since it was first introduced by Ericsson in 1994. From the initial Bluetooth V1.0 to Bluetooth V4.0 (the latest is V4.1, released at ...
Aguilera Wireless Connectivity
What do RF engineers do all day?
First of all, RF engineers must master the technology of circuit system analysis, which is also an indispensable part of engineering. In some communication equipment companies' projects, RF engineers ...
btty038 PCB Design

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号