EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72V215L10TF9

Description
FIFO, 512X18, 6.5ns, Synchronous, CMOS, PQFP64, PLASTIC, STQFP-64
Categorystorage    storage   
File Size287KB,25 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

IDT72V215L10TF9 Overview

FIFO, 512X18, 6.5ns, Synchronous, CMOS, PQFP64, PLASTIC, STQFP-64

IDT72V215L10TF9 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeQFP
package instructionPLASTIC, STQFP-64
Contacts64
Reach Compliance Codecompliant
ECCN codeEAR99
Maximum access time6.5 ns
Other featuresEASILY EXPANDABLE IN DEPTH AND WIDTH
period time10 ns
JESD-30 codeS-PQFP-G64
JESD-609 codee0
length10 mm
memory density9216 bit
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals64
word count512 words
character code512
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize512X18
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)240
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature20
width10 mm
Base Number Matches1
3.3 VOLT CMOS SyncFIFO
TM
256 x 18, 512 x 18, 1,024 x 18,
2,048 x 18, and 4,096 x 18
IDT72V205, IDT72V215,
IDT72V225, IDT72V235,
IDT72V245
FEATURES:
DESCRIPTION:
The IDT72V205/72V215/72V225/72V235/72V245 are functionally com-
patible versions of the IDT72205LB/72215LB/72225LB/72235LB/72245LB,
designed to run off a 3.3V supply for exceptionally low power consumption.
These devices are very high-speed, low-power First-In, First-Out (FIFO)
memories with clocked read and write controls. These FIFOs are applicable
for a wide variety of data buffering needs, such as optical disk controllers, Local
Area Networks (LANs), and interprocessor communication.
These FIFOs have 18-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and an input enable pin (WEN). Data is read
into the synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and another enable pin (REN).
The Read Clock(RCLK) can be tied to the Write Clock for single clock operation
or the two clocks can run asynchronous of one another for dual-clock operation.
An Output Enable pin (OE) is provided on the read port for three-state control
of the output.
The synchronous FIFOs have two fixed flags, Empty Flag/Output Ready
(EF/OR) and Full Flag/Input Ready (FF/IR), and two programmable flags,
Almost-Empty (PAE) and Almost-Full (PAF). The offset loading of the program-
256 x 18-bit organization array (IDT72V205)
512 x 18-bit organization array (IDT72V215)
1,024 x 18-bit organization array (IDT72V225)
2,048 x 18-bit organization array (IDT72V235)
4,096 x 18-bit organization array (IDT72V245)
10 ns read/write cycle time
5V input tolerant
IDT Standard or First Word Fall Through timing
Single or double register-buffered Empty and Full flags
Easily expandable in depth and width
Asynchronous or coincident Read and Write Clocks
Asynchronous or synchronous programmable Almost-Empty
and Almost-Full flags with default settings
Half-Full flag capability
Output enable puts output data bus in high-impedanc state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D0-D17
LD
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF/(WXO)
WRITE CONTROL
LOGIC
FLAG
LOGIC
RAM ARRAY
256 x 18, 512 x 18
1,024 x 18, 2,048 x 18
4,096 x 18
WRITE POINTER
FL
WXI
(HF)/WXO
RXI
RXO
RS
READ POINTER
READ CONTROL
LOGIC
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
OE
Q0-Q17
RCLK
REN
4294 drw 01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2002
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
FEBRUARY 2002
DSC-4294/4
The meaning and measurement method of noise
1. Definition of noise The noise factor is a measure of the messy signal added to the signal by the device under test (DUT) when the RF signal passes through it, mainly due to the irregular thermal mo...
btty038 RF/Wirelessly
The experience and IQ of the elderly are not proportional
People often say that the longer you live, the richer your experience, and the older you are, the clearer you see things. In fact, this is deceptive. When old people get older, they have no advantages...
led2015 Talking
[GD32E231 DIY Contest] Part 3: Submit videos and documents
Required peripherals: SPI interface LCD displayThe hardware connection of the development board is as follows:The PC is connected to the development board serial port via the serial port, and the deve...
muxb GD32 MCU
Please make ST's hal library more rigorous!!!
[font=宋体][size=4] Well, the OP does use ST's hal library in the project. There is no way to make the new model yourself, so you can only use it. Regardless of whether it is bad or not, under the premi...
RCSN stm32/stm8
Passive high-pass filter circuit has no output
The signal source is an analog signal with a frequency of 0.1-40Hz. Since there is a DC bias and other noise in the signal source, a high-pass filter is needed to filter out the DC component, while a ...
傅里叶的猫 Analog electronics
Will there be any impact if the amplifier circuit is not zeroed? @【Analog Electronics】
I would like to ask, if the amplifier circuit is not zeroed, how much impact will it have on the amplification result?My amplifier output is about 500mV. Do I need to use software to adjust the value ...
assypn Analog electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号