EEWORLDEEWORLDEEWORLD

Part Number

Search

5V9910A-5SOG

Description
PLL Based Clock Driver, 5V Series, 8 True Output(s), 0 Inverted Output(s), PDSO24, GREEN, SOIC-24
Categorylogic    logic   
File Size91KB,6 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

5V9910A-5SOG Overview

PLL Based Clock Driver, 5V Series, 8 True Output(s), 0 Inverted Output(s), PDSO24, GREEN, SOIC-24

5V9910A-5SOG Parametric

Parameter NameAttribute value
package instructionSOP,
Reach Compliance Codeunknown
series5V
Input adjustmentSTANDARD
JESD-30 codeR-PDSO-G24
Logic integrated circuit typePLL BASED CLOCK DRIVER
Number of functions1
Number of inverted outputs
Number of terminals24
Actual output times8
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE
propagation delay (tpd)0.5 ns
Same Edge Skew-Max(tskwd)0.5 ns
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal locationDUAL
Base Number Matches1
IDT5V9910A
3.3V LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR.
3.3V LOW SKEW
PLL CLOCK DRIVER
TURBOCLOCK™ JR.
FEATURES:
COMMERCIAL AND INDUSTRIAL TEMPERATURE
RANGES
IDT5V9910A
PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES JANUARY 27, 2015
Eight zero delay outputs
<250ps of output to output skew
Selectable positive or negative edge synchronization
Synchronous output enable
Output frequency: 15MHz to 85MHz
3 skew grades:
IDT5V9910A-2: t
SKEW0
<250ps
IDT5V9910A-5: t
SKEW0
<500ps
IDT5V9910A-7: t
SKEW0
<750ps
3-level inputs for PLL range control
PLL bypass for DC testing
External feedback, internal loop filter
12mA balanced drive outputs
Low Jitter: <200ps peak-to-peak
Available in SOIC package
Not Recommended for New Design
Functional replacement part: 8T49N008-dddNLGI
The IDT5V9910A is a high fanout phase locked-loop clock driver
intended for high performance computing and data-communications
applications. It has eight zero delay LVTTL outputs.
When the GND/sOE pin is held low, all the outputs are synchronously
enabled. However, if GND/sOE is held high, all the outputs except Q
2
and Q
3
are synchronously disabled.
Furthermore, when the V
CCQ
/PE is held high, all the outputs are
synchronized with the positive edge of the REF clock input. When V
CCQ
/
PE is held low, all the outputs are synchronized with the negative edge
of REF.
The FB signal is compared with the input REF signal at the phase
detector in order to drive the VCO. Phase differences cause the VCO of
the PLL to adjust upwards or downwards accordingly.
An internal loop filter moderates the response of the VCO to the phase
detector. The loop filter transfer function has been chosen to provide
minimal jitter (or frequency variation) while still providing accurate
responses to input frequency changes.
DESCRIPTION:
FUNCTIONAL BLOCK DIAGRAM
V
CCQ
/PE
GND/sOE
Q
0
Q
1
Q
2
Q
3
PLL
REF
Q
4
Q
5
FS
Q
6
Q
7
FB
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2014 Integrated Device Technology, Inc.
MARCH 21, 2014
DSC 5847/3

5V9910A-5SOG Related Products

5V9910A-5SOG 5V9910A-7SOGI 5V9910A-2SOGI 5V9910A-2SOG 5V9910A-7SOG
Description PLL Based Clock Driver, 5V Series, 8 True Output(s), 0 Inverted Output(s), PDSO24, GREEN, SOIC-24 PLL Based Clock Driver, 5V Series, 8 True Output(s), 0 Inverted Output(s), PDSO24, 0.300 INCH, LEAD FREE, SOIC-24 PLL Based Clock Driver, 5V Series, 8 True Output(s), 0 Inverted Output(s), PDSO24, 0.300 INCH, LEAD FREE, SOIC-24 PLL Based Clock Driver, 5V Series, 8 True Output(s), 0 Inverted Output(s), PDSO24, 0.300 INCH, LEAD FREE, SOIC-24 PLL Based Clock Driver
package instruction SOP, 0.300 INCH, LEAD FREE, SOIC-24 0.300 INCH, LEAD FREE, SOIC-24 0.300 INCH, LEAD FREE, SOIC-24 SOP,
Reach Compliance Code unknown unknown compliant unknown unknown
series 5V 5V 5V 5V 5V
Input adjustment STANDARD STANDARD STANDARD STANDARD STANDARD
JESD-30 code R-PDSO-G24 R-PDSO-G24 R-PDSO-G24 R-PDSO-G24 R-PDSO-G24
Logic integrated circuit type PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
Number of functions 1 1 1 1 1
Number of terminals 24 24 24 24 24
Actual output times 8 8 8 8 8
Maximum operating temperature 70 °C 85 °C 85 °C 70 °C 70 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SOP SOP SOP SOP SOP
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE
Same Edge Skew-Max(tskwd) 0.5 ns 0.75 ns 0.25 ns 0.25 ns 0.75 ns
Maximum supply voltage (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
Minimum supply voltage (Vsup) 3 V 3 V 3 V 3 V 3 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES YES
Temperature level COMMERCIAL INDUSTRIAL INDUSTRIAL COMMERCIAL COMMERCIAL
Terminal form GULL WING GULL WING GULL WING GULL WING GULL WING
Terminal location DUAL DUAL DUAL DUAL DUAL
Base Number Matches 1 1 1 1 -
Is it lead-free? - Lead free Lead free Lead free -
Is it Rohs certified? - conform to conform to conform to -
Parts packaging code - SOIC SOIC SOIC -
Contacts - 24 24 24 -
JESD-609 code - e3 e3 e3 -
length - 15.4178 mm 15.4178 mm 15.4178 mm -
Humidity sensitivity level - 1 1 1 -
Peak Reflow Temperature (Celsius) - 260 260 260 -
Certification status - Not Qualified Not Qualified Not Qualified -
Maximum seat height - 2.6416 mm 2.6416 mm 2.6416 mm -
Terminal surface - Matte Tin (Sn) - annealed MATTE TIN Matte Tin (Sn) - annealed -
Terminal pitch - 1.27 mm 1.27 mm 1.27 mm -
Maximum time at peak reflow temperature - 30 30 30 -
width - 7.5057 mm 7.5057 mm 7.5057 mm -
minfmax - 85 MHz 85 MHz 85 MHz -

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号