EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61LF51236B-7.5B2LI

Description
Standard SRAM, 512KX36, 7.5ns, CMOS, PBGA119, 14 X 22 MM, LEAD FREE, PLASTIC, MS-028, BGA-119
Categorystorage    storage   
File Size2MB,35 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Download Datasheet Parametric View All

IS61LF51236B-7.5B2LI Overview

Standard SRAM, 512KX36, 7.5ns, CMOS, PBGA119, 14 X 22 MM, LEAD FREE, PLASTIC, MS-028, BGA-119

IS61LF51236B-7.5B2LI Parametric

Parameter NameAttribute value
Objectid1424524906
package instructionHBGA,
Reach Compliance Codeunknown
Country Of OriginMainland China, Taiwan
ECCN code3A991.B.2.A
YTEOL5.7
Maximum access time7.5 ns
JESD-30 codeR-PBGA-B119
length22 mm
memory density18874368 bit
Memory IC TypeSTANDARD SRAM
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals119
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512KX36
Package body materialPLASTIC/EPOXY
encapsulated codeHBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, HEAT SINK/SLUG
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)250
Maximum seat height3.5 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width14 mm
IS61LF51236(32)B/IS61VF51236(32)B/IS61VVF51236(32)B
IS61LF102418B/IS61VF102436B/IS61VVF102418B
512K x36 and 1024K x18 18Mb,
SYNCHRONOUS FLOW-THROUGH SRAM
OCTOBER 2015
FEATURES
Internal self-timed write cycle
Individual Byte Write Control and Global Write
Clock controlled, registered address, data and
control
Burst sequence control using MODE input
Three chip enable option for simple depth
expansion and address pipelining
Common data inputs and data outputs
Auto Power-down during deselect
Single cycle deselect
Snooze MODE for reduced-power standby
JEDEC 100-pin QFP, 165-ball BGA and 119-ball
BGA packages
Power supply:
LF: V
DD
3.3V (± 5%), V
DDQ
3.3V/2.5V (± 5%)
VF: V
DD
2.5V (± 5%), V
DDQ
2.5V (± 5%)
VVF: V
DD
1.8V (± 5%), V
DDQ
1.8V (± 5%)
JTAG Boundary Scan for BGA packages
Commercial, Industrial and Automotive
temperature support
Lead-free available
For leaded options, please contact ISSI
DESCRIPTION
The 18Mb product family features high-speed, low-
power synchronous static RAMs designed to provide
burstable, high-performance memory for
communication and networking applications. The
IS61(64)LF/VF/VVF51236(32)B organized as 524,288
words by 36(32)bits. The IS61(64)LF/VF/VVF102418B
are organized as 1,048,576 words by 18 bits.
Fabricated with ISSI's advanced CMOS technology,
the device integrates a 2-bit burst counter, high-speed
SRAM core, and high-drive capability outputs into a
single monolithic circuit. All synchronous inputs pass
through registers controlled by a positive-edge-
triggered single clock input.
Write cycles are internally self-timed and are initiated
by the rising edge of the clock input. Write cycles can
be one to four bytes wide as controlled by the write
control inputs.
Separate byte enables allow individual bytes to be
written. The byte write operation is performed by using
the byte write enable (/BWE) input combined with one
or more individual byte write signals (/BWx). In
addition, Global Write (/GW) is available for writing all
bytes at one time, regardless of the byte write controls.
Bursts can be initiated with either /ADSP (Address
Status Processor) or /ADSC (Address Status Cache
Controller) input pins. Subsequent burst addresses can
be generated internally and controlled by the /ADV
(burst address advance) input pin.
The mode pin is used to select the burst sequence
order. Linear burst is achieved when this pin is tied
LOW. Interleave burst is achieved when this pin is tied
HIGH or left floating
FAST ACCESS TIME
Symbol
t
KQ
t
KC
Parameter
Clock Access
Time
Cycle time
Frequency
-6.5
6.5
7.5
133
-7.5
7.5
8.5
117
Units
ns
ns
MHz
Copyright © 2015 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. C
09/12/2015
1
Analysis of Circuits Containing Capacitors in Op Amp
If there are capacitors in the op amp, I will be confused and can't analyze it. Can I still analyze the circuit based on the principle of virtual short and virtual break when there are capacitors? How...
cxq742536574 Analog electronics
FAQ_How to use external low-speed clock in BlueNRG-x
Author of this article: Joshua Zhu, an engineer at STMicroelectronics,click to download the pdf document to view:Keywords: BlueNRG-1/-2, low crystalQuestion: Some customers do not want to use the inte...
nmg ST - Low Power RF
【National Technology N32G430】2 FFT application and DWT counter use
National Technology N32G430 has many timers that can be used to calculate the program running time when debugging the program, but this also has a problem, that is, the timer is frequently interrupted...
222zhumingming Domestic Chip Exchange
LSM6DSOX unboxing and experience "Port not open & not supported" problem solution
[i=s]This post was last edited by justd0 on 2020-4-15 12:48[/i]Simple unboxingThe board sent by the competition has arrived~ I chose the LSM6DSOX+STEVAL-MKI109V3 development kit, and the express packa...
justd0 ST MEMS Sensor Creative Design Competition
Write the makefile step by step
I don't need to say much about the importance of makefile. If you look through the job descriptions on various recruitment software, you will find that if you can write makefile to compile large proje...
lyncxy119 Embedded System
AMS1117 step-down circuit
The AMS1117 chip is a positive low-dropout voltage regulator with internal integrated overheat protection and current limiting circuits. Its fixed output version voltage can be 1.5V, 1.8V, 2.5V, 2.85V...
Aguilera Analogue and Mixed Signal

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号