EEWORLDEEWORLDEEWORLD

Part Number

Search

CY3732VP256-125UXC

Description
EE PLD, 12 ns, CQCC84
Categorysemiconductor    Programmable logic devices   
File Size2MB,64 Pages
ManufacturerCypress Semiconductor
Download Datasheet Parametric View All

CY3732VP256-125UXC Overview

EE PLD, 12 ns, CQCC84

CY3732VP256-125UXC Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals84
Maximum operating temperature125 Cel
Minimum operating temperature-55 Cel
Maximum supply/operating voltage5.5 V
Minimum supply/operating voltage4.5 V
Rated supply voltage5 V
Number of input and output buses69
Processing package descriptionCERAMIC, LCC-84
stateDISCONTINUED
CraftsmanshipCMOS
packaging shapeSQUARE
Package SizeCHIP CARRIER
surface mountYes
Terminal formJ BEND
Terminal spacing1.27 mm
terminal coatingTIN LEAD
Terminal locationQUAD
Packaging MaterialsCERAMIC, METAL-SEALED COFIRED
Temperature levelMILITARY
organize1 DEDICATED INPUTS, 69 I/O
Maximum FCLK clock frequency80 MHz
Output functionMACROCELL
Programmable logic typeEE PLD
propagation delay TPD12 ns
Dedicated input quantity1
Ultra37000 CPLD Family
5V, 3.3V, ISR™ High-Performance CPLDs
Features
• In-System Reprogrammable™ (ISR™) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
• High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
• Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
• 3.3V and 5V versions
• PCI-compatible
[1]
• Programmable bus-hold capabilities on all I/Os
• Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
• Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
• Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
• Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
BGA, and Fine-Pitch BGA packages
— Lead (Pb)-free packages available
Note:
1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to V
CC
, PCI V
IH
= 2V.
General Description
The Ultra37000™ family of CMOS CPLDs provides a range of
high-density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to
bring the flexibility, ease of use, and performance of the 22V10
to high-density CPLDs. The architecture is based on a number
of logic blocks that are connected by a Programmable Inter-
connect Matrix (PIM). Each logic block features its own
product term array, product term allocator, and 16 macrocells.
The PIM distributes signals from the logic block outputs and all
input pins to the logic block inputs.
All of the Ultra37000 devices are electrically erasable and
In-System Reprogrammable (ISR), which simplifies both
design and manufacturing flows, thereby reducing costs. The
ISR feature provides the ability to reconfigure the devices
without having design changes cause pinout or timing
changes. The Cypress ISR function is implemented through a
JTAG-compliant serial interface. Data is shifted in and out
through the TDI and TDO pins, respectively. Because of the
superior routability and simple timing model of the Ultra37000
devices, ISR allows users to change existing logic designs
while simultaneously fixing pinout assignments and
maintaining system performance.
The entire family features JTAG for ISR and boundary scan,
and is compatible with the PCI Local Bus specification,
meeting the electrical and timing requirements. The
Ultra37000 family features user programmable bus-hold
capabilities on all I/Os.
Ultra37000 5.0V Devices
The Ultra37000 devices operate with a 5V supply and can
support 5V or 3.3V I/O levels. V
CCO
connections provide the
capability of interfacing to either a 5V or 3.3V bus. By
connecting the V
CCO
pins to 5V the user insures 5V TTL levels
on the outputs. If V
CCO
is connected to 3.3V the output levels
meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
These devices require 5V ISR programming.
Ultra37000V 3.3V Devices
Devices operating with a 3.3V supply require 3.3V on all V
CCO
pins, reducing the device’s power consumption. These
devices support 3.3V JEDEC standard CMOS output levels,
and are 5V-tolerant. These devices allow 3.3V ISR
programming.
Cypress Semiconductor Corporation
Document #: 38-03007 Rev. *E
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised March 7, 2004
【Smart Sports Watch】3. Build Development Environment 2
In the previous post, we set up the development environment and downloaded and ran the first program. In this post we will develop software using freeRtos of RSL10 and use RTT to display PRINT debug d...
hehung onsemi and Avnet IoT Innovation Design Competition
Ginkgo USB-SPI host mode four data transmission mode timing diagram
[img=248,0]http://www.viewtool.com/bbs/data/attachment/forum/201401/06/1526466h0mzsdyb80m1bym.png[/img] [font=Tahoma, Helvetica, SimSun, sans-serif][ size=14px]Waveform timing:[/size][/font] [img=600,...
viewtool Embedded System
History of the Development of Microwave Circuits
[align=left][b]1 Introduction[/b][/align][align=left][font=Arial]In the 1960s, especially in the 1970s, due to the rapid development of microwave semiconductor circuits, microwaves have played an incr...
btty038 RF/Wirelessly
6657Statically configure serial port general interrupt in sys/bios
[i=s] This post was last edited by niguangyixia on 2018-12-5 10:41[/i] [font="][size=14px]Help needed:[/size][/font] [font="][size=14px]The serial port interrupts of routine 6657 have been adjusted by...
niguangyixia DSP and ARM Processors
Understanding Nginx Architecture in One Article
1. Nginx infrastructure After Nginx is started, it runs in the background as a daemon. The background process includes a master process and multiple worker processes. As shown in the following figure:...
可乐zzZ Linux and Android
Highly recommended! ADI's latest Chinese information is here
[align=left][b][color=rgb(61, 61, 61)][font="][size=10.5pt][font=微软雅黑Light]Share the latest dry goods information[/font]~[/size][/font][/color][/b][/align][align=left][b]Those who need it can click he...
电路艺术 ADI Reference Circuit

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号