EEWORLDEEWORLDEEWORLD

Part Number

Search

74LVC2G240DP

Description
Bus Driver, LVC/LCX/Z Series, 2-Func, 1-Bit, Inverted Output, CMOS, PDSO8
Categorylogic    logic   
File Size282KB,22 Pages
ManufacturerNexperia
Websitehttps://www.nexperia.com
Environmental Compliance
Download Datasheet Parametric View All

74LVC2G240DP Overview

Bus Driver, LVC/LCX/Z Series, 2-Func, 1-Bit, Inverted Output, CMOS, PDSO8

74LVC2G240DP Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerNexperia
package instructionTSSOP,
Reach Compliance Codecompliant
Samacsys Confidence4
Samacsys StatusReleased
Samacsys PartID423436
Samacsys Pin Count8
Samacsys Part CategoryIntegrated Circuit
Samacsys Package CategorySmall Outline Packages
Samacsys Footprint NameSOT505-2
Samacsys Released Date2017-09-05 14:16:51
Is SamacsysN
seriesLVC/LCX/Z
JESD-30 codeS-PDSO-G8
JESD-609 codee4
length3 mm
Logic integrated circuit typeBUS DRIVER
Humidity sensitivity level1
Number of digits1
Number of functions2
Number of ports2
Number of terminals8
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Output polarityINVERTED
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Package shapeSQUARE
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius)260
propagation delay (tpd)11.9 ns
Certification statusNot Qualified
Maximum seat height1.1 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)1.65 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceNickel/Palladium/Gold (Ni/Pd/Au)
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
width3 mm
Base Number Matches1
74LVC2G240
Dual inverting buffer/line driver; 3-state
Rev. 8 — 8 April 2013
Product data sheet
1. General description
The 74LVC2G240 is a dual inverting buffer/line driver with 3-state outputs. The 3-state
outputs are controlled by the output enable inputs 1OE and 2OE. A HIGH level at
pins nOE causes the outputs to assume a high-impedance OFF-state. Schmitt trigger
action at all inputs makes the circuit highly tolerant of slower input rise and fall times.
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of the
74LVC2G240 as a translator in a mixed 3.3 V and 5 V environment.
It is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry
disables the output, preventing a damaging backflow current through the device when it is
powered down.
2. Features and benefits
Wide supply voltage range from 1.65 V to 5.5 V
5 V tolerant input/output for interfacing with 5 V logic
High noise immunity
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8-B/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
24
mA output drive (V
CC
= 3.0 V)
CMOS low power consumption
Latch-up performance exceeds 250 mA
Direct interface with TTL levels
Inputs accept voltages up to 5 V
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C
"Playing with the board" + Zhou Hangci's book Chapter 6, Example 2
This content is originally created by EEWORLD forum user chenbingjy . If you want to reprint or use it for commercial purposes, you must obtain the author's consent and indicate the source. I am curre...
chenbingjy Special Edition for Assessment Centres
STM32CubeMX uses LL library to set timer to use external clock mode to control gpio flip
[i=s]This post was last edited by qq825117996 on 2020-9-8 11:56[/i]cube automatically generates initialization function void MX_TIM1_Init(void) {LL_TIM_InitTypeDef TIM_InitStruct = {0};LL_GPIO_InitTyp...
qq825117996 stm32/stm8
Uncle Cat's FPGA Timing Constraint Tutorial
Timing constraints are one of the most basic and important steps in FPGA design, and of course, one of the difficulties. I believe that many friends have had the same experience as me, reading many ar...
arui1999 Download Centre
Where did the official website of lattice's Adder_Subtractor put its IP information? I spent the whole afternoon searching but couldn't find it.
As the title, as shown in the picture, please tell me if you know, thank you, thank you...
这名必没人用 FPGA/CPLD
About the serial port receiving problem of stm32f4
I sent two data 1 and A to STM32 through QT serial port, micropython can receive and return 1 and A, but I can't judge that it is 1 and A when I put it into buf. How can I judge this?...
Alku MicroPython Open Source section
Can seneorbox calculate quaternions? --- I won't study the official documentation on my own.
When I first started using the sensor box's mobile app, I found it very easy to use. I felt confident that I could handle this kind of fool-style operation without even reading the instructions. But w...
xslxhn ST MEMS Sensor Creative Design Competition

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号