EEWORLDEEWORLDEEWORLD

Part Number

Search

EP2A70B724C7

Description
IC fpga 540 I/O 724bga
CategoryProgrammable logic devices    Programmable logic   
File Size1MB,99 Pages
ManufacturerAltera (Intel)
Download Datasheet Parametric View All

EP2A70B724C7 Overview

IC fpga 540 I/O 724bga

EP2A70B724C7 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerAltera (Intel)
Parts packaging codeBGA
package instructionBGA, BGA724,27X27,50
Contacts724
Reach Compliance Codecompliant
ECCN code3A001.A.7.A
JESD-30 codeS-PBGA-B724
JESD-609 codee0
length35 mm
Number of I/O lines536
Number of entries524
Number of logical units67200
Output times524
Number of terminals724
Maximum operating temperature85 °C
Minimum operating temperature
organize536 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA724,27X27,50
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply1.5,1.5/3.3 V
Programmable logic typeLOADABLE PLD
propagation delay2.17 ns
Certification statusNot Qualified
Maximum seat height3.5 mm
Maximum supply voltage1.575 V
Minimum supply voltage1.425 V
Nominal supply voltage1.5 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width35 mm
APEX II
®
Programmable Logic
Device Family
Data Sheet
August 2002, ver. 3.0
Features...
Programmable logic device (PLD) manufactured using a 0.15-µm all-
layer copper-metal fabrication process (up to eight layers of metal)
1-gigabit per second (Gbps) True-LVDS
TM
, LVPECL, pseudo
current mode logic (PCML), and HyperTransport
TM
interface
Clock-data synchronization (CDS) in True-LVDS interface to
correct any fixed clock-to-data skew
Enables common networking and communications bus I/O
standards such as RapidIO
TM
, CSIX, Utopia IV, and POS-PHY
Level 4
Support for high-speed external memory interfaces, including
zero bus turnaround (ZBT), quad data rate (QDR), and double
data rate (DDR) static RAM (SRAM), and single data rate (SDR)
and DDR synchronous dynamic RAM (SDRAM)
30% to 40% faster design performance than APEX
TM
20KE
devices on average
Enhanced 4,096-bit embedded system blocks (ESBs)
implementing first-in first-out (FIFO) buffers, Dual-Port+ RAM
(bidirectional dual-port RAM), and content-addressable
memory (CAM)
High-performance, low-power copper interconnect
Fast parallel byte-wide synchronous device configuration
Look-up table (LUT) logic available for register-intensive
functions
High-density architecture
1,900,000 to 5,250,000 maximum system gates (see
Table 1)
Up to 67,200 logic elements (LEs)
Up to 1,146,880 RAM bits that can be used without reducing
available logic
Low-power operation design
1.5-V supply voltage
Copper interconnect reduces power consumption
MultiVolt
TM
I/O support for 1.5-V, 1.8-V, 2.5-V, and 3.3-V
interfaces
ESBs offer programmable power-saving mode
Altera Corporation
DS-APEXII-3.0
1
Selection method and principle of infrared temperature sensor
[align=left][font="]I. Selection method[/font][/align][align=left]1. Working conditions and use environment[/align][align=left](1) Working conditions of infrared temperature sensors. Ambient temperatu...
xixingkeji Industrial Control Electronics
【SC8905 EVM Review】+Some things behind the scenes of the event
[i=s]This post was last edited by qiushenghua on 2020-9-17 11:31[/i]Hello everyone! I am a field application engineer at Shanghai Nanxin Semiconductor Technology Co., Ltd. and one of the planners of t...
qiushenghua Domestic Chip Exchange
Several gadgets that RF engineers cannot miss
[p=25, null, left][color=rgb(51, 51, 51)][font=微软雅黑]For RF engineers, with the advent of 5G and the increase in spectrum, the design challenges they face are also growing. For this reason, efficient t...
alan000345 RF/Wirelessly
Anxin can provide: Fengjiawei related information (participants who participated in PB-02-Kit, please take a look)
@jszszzy encountered the following when evaluating the Anxinke PB-02-Kit: 奉加微手册不完整,很多API都不知道是干什么的能不能提供完整的API手册?我甚至都不知道NVIC向量表中都是哪些中断,c文件都没有注释(我已经下载了官网的应用手册但内容并不完整),第二是SDK中有一层抽象类操作系统OSAL,这个有没有具体的介绍?第三如...
nmg RF/Wirelessly
Regarding the issue of electricity metering
I would like to ask, for example, the energy metering chip ADE7755, its voltage sampling and current sampling are both converted into small signals through a transformer (such as 220V/10mA) in the for...
一沙一世 stm32/stm8
Application of TPS61046 dual output in optical communication
Optical communication applications often need to boost the +3.3V input power supply to obtain a set of positive and negative voltages, such as +/-20V. The common practice is to use two chips to genera...
qwqwqw2088 Analogue and Mixed Signal

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号