EEWORLDEEWORLDEEWORLD

Part Number

Search

2123D200M0000MAX

Description
LVDS Output Clock Oscillator, 200MHz Nom, FLATPACK, 24 PIN
CategoryPassive components    oscillator   
File Size788KB,23 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Download Datasheet Parametric View All

2123D200M0000MAX Overview

LVDS Output Clock Oscillator, 200MHz Nom, FLATPACK, 24 PIN

2123D200M0000MAX Parametric

Parameter NameAttribute value
Objectid4005503944
package instructionFLATPACK, 24 PIN
Reach Compliance Codecompliant
maximum descent time0.6 ns
Frequency Adjustment - MechanicalNO
frequency stability2%
Installation featuresSURFACE MOUNT
Nominal operating frequency200 MHz
Maximum operating temperature70 °C
Minimum operating temperature-20 °C
Oscillator typeLVDS
physical size35.56mm x 25.91mm x 7.62mm
longest rise time0.6 ns
Maximum supply voltage3.465 V
Minimum supply voltage3.135 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry60/40 %

2123D200M0000MAX Preview

REV
A
DESCRIPTION
CO-28900
DATE
3/26/18
PREP
DF/SM
APPD
HW
Specification, Hybrid TCXO
For
MOUNT HOLLY SPRINGS, PA 17065
THE RECORD OF APPROVAL FOR THIS
DOCUMENT IS MAINTAINED ELECTRONICALLY
WITHIN THE ERP SYSTEM
Hi-Rel Standard, LVDS Output
CODE IDENT NO
SIZE
DWG. NO.
REV
00136
A
DOC207139
A
UNSPECIFIED TOLERANCES: N/A
SHEET 1 0F 23
1.
1.1
SCOPE
General. This specification defines the design, assembly and functional evaluation of high
reliability, hybrid TCXOs produced by Vectron International. Devices delivered to this
specification represent the standardized Parts, Materials and Processes (PMP) Program
developed, implemented and certified for advanced applications and extended environments.
Applications Overview. The designs represented by these products were primarily developed
for the MIL-Aerospace community. The lesser Design Pedigrees and Screening Options
imbedded within DOC207139 bridge the gap between Space and COTS hardware by providing
custom hardware with measures of mechanical, assembly and reliability assurance needed for
Military, Ruggedized COTS or Commercial environments.
1.2
2.
2.1
APPLICABLE DOCUMENTS
Specifications and Standards. The following specifications and standards form a part of this
document to the extent specified herein. The issue currently in effect on the date of quotation
will be the product baseline, unless otherwise specified. In the event of conflict between the
texts of any references cited herein, the text of this document shall take precedence.
Military
MIL-PRF-55310
MIL-PRF-38534
Standards
MIL-STD-202
MIL-STD-883
Oscillators, Crystal Controlled, General Specification For
Hybrid Microcircuits, General Specification For
Test Method Standard, Electronic and Electrical Component Parts
Test Methods and Procedures for Microelectronics
Vectron International
QSP-90100
DOC007131
DOC203982
QSP-91502
3.
3.1
Quality Systems Manual, Vectron International
Identification Common Documents, Materials and Processes, Hi-Rel XO
DPA Specification
Procedure for Electrostatic Discharge Precautions
GENERAL REQUIREMENTS
Classification. All devices delivered to this specification are of hybrid technology conforming
to Type 3, Class 2 of MIL-PRF-55310. Devices carry a Class 1C ESDS classification per
MIL-PRF-38534 and are marked with a single equilateral triangle at pin 1 per MIL-PRF-
55310.
Item Identification. Unique Model Number Series’ are utilized to identify device package
configurations as listed in Table 1.
UNSPECIFIED TOLERANCES
3.2
SIZE
CODE IDENT NO.
DWG NO.
REV.
SHEET
A
00136
N/A
DOC207139
A
2
3.3
Absolute Maximum Ratings.
a. Supply Voltage Range (V
CC
):
b. Storage Temperature Range (T
STG
):
c. Junction Temperature (T
J
):
d. Lead Temperature (soldering, 10 seconds):
e. Weight
-0.3Vdc to +4.0Vdc
-65°C to +125°C
+150C
+300°C
25 grams
3.4
3.4.1
Design, Parts, Materials and Processes, Assembly, Inspection and Test.
Design. The ruggedized designs implemented for these devices are proven in military and
space applications under extreme environments. All designs utilize a 4-point crystal mount.
For radiation characteristics, see paragraph 4.1.3. For all Class S and Class B products,
components meet the Element Evaluation requirements of MIL-PRF-55310, Appendix B and
MIL-PRF-38534, Appendix C. If Design Pedigree Code “E” is chosen, Enhanced Element
Evaluation per Appendix A herein will be performed.
3.4.1.1 Design and Configuration Stability. Barring changes to improve performance by reselecting
passive chip component values to offset component tolerances, there will not be fundamental
changes to the design or assembly or parts, materials and processes after first product delivery
of that item without written approval from the procuring activity.
3.4.1.2 Environmental Integrity. Designs have passed the environmental qualification levels of MIL-
PRF-55310. These designs have also passed extended dynamic levels of at least:
a. Sine Vibration: MIL-STD-202, Method 204, Condition G (30g pk.)
b. Random Vibration: MIL-STD-202, Method 214, Condition II-J (43.92g rms, three
minute duration in each of three mutually perpendicular directions)
c. Mechanical Shock: MIL-STD-202, Method 213, Condition F (1500g, 0.5ms)
3.4.2
Prohibited Parts, Materials and Processes. The items listed are prohibited for use in high
reliability devices produced to this specification.
a. Gold metallization of package elements without a barrier metal.
b. Zinc chromate as a finish.
c. Cadmium, zinc, or pure tin external or internal to the device.
d. Plastic encapsulated semiconductor devices.
e. Ultrasonically cleaned electronic parts.
f. Heterojunction Bipolar Transistor (HBT) technology.
Assembly. Manufacturing utilizes standardized procedures, processes and verification
methods to produce MIL-PRF-55310 Class S / MIL-PRF-38534 Class K equivalent devices.
MIL-PRF-38534 Group B Option 1 in-line inspection is included on levels E and R per
paragraph 7.1 to further verify lot pedigree. Traceability of all components and production lots
are in accordance with MIL-PRF-38534, as a minimum. Tabulated records are provided as a
part of the deliverable data package. Devices are handled in accordance with Vectron
document QSP-91502 (Procedure for Electrostatic Discharge Precautions).
3.4.3
SIZE
CODE IDENT NO.
UNSPECIFIED TOLERANCES
DWG NO.
REV.
SHEET
A
00136
N/A
DOC207139
A
3
3.4.4
Inspection. The inspection requirements of MIL-PRF-55310 apply to all devices delivered to
this document. Inspection conditions and standards are documented in accordance with the
Quality Assurance, ISO-9001 derived system of QSP-90100.
Test. The Screening test matrix of Table 4 is tailored for selectable-combination testing to
eliminate costs associated with the development/maintenance of device-specific documentation
packages while maintaining performance integrity.
Marking. Device marking shall be in accordance with the requirements of MIL-PRF-55310.
Ruggedized COTS Design Implementation. Design Pedigree “D” devices (see ¶ 5.2) use the
same robust designs as the other device pedigrees. They do not include the provisions of
traceability or the Class-qualified componentry noted in paragraphs 3.4.3 and 4.1.
DETAIL REQUIREMENTS
Components
Crystals. Cultured quartz crystal resonators are used to provide the selected frequency for the
devices. Premium Q swept quartz is standard for all Class S level products because of its
superior radiation tolerance. For Class B level products, swept quartz is optional, as required
by the customer. In accordance with MIL-PRF-55310, the manufacturer has a documented
crystal evaluation program.
Passive Components. Passive components will have the same pedigree as the die specified in
paragraph 7.1.Where possible, for Design Pedigrees ‘E’ & ‘R’, Established Reliability (ER)
failure level R and S passive components are employed. Otherwise, all components comply
with the Element Evaluation requirements of MIL-PRF-38534 or Enhanced Element
Evaluation as specified in Appendix A herein. When used, inductors may be open construction
and may use up to 47 gauge wire.
Class S Active Devices. Active devices are procured from wafer lots that have passed MIL-
PRF-38534 Class K Lot Acceptance Tests for Class S/K devices. Although radiation testing is
not performed at the oscillator level, Design Pedigree Codes E and R versions of this TCXO
are acceptable for use in environments of up to 100krad (Si) total dose as a result of wafer lot
specific RLAT (except varactor diodes) or by analysis of the individual components. The
LVDS microcircuit die is sourced in accordance with Standard Microcircuit Drawing
5962F9865107V9A, Class V (MIL-PRF-38535) qualified device. Varactor diodes are
considered radiation tolerant by design. A copy of the parts list and materials can be provided
for customer review upon request.
3.4.5
3.4.6
3.4.7
4.
4.1
4.1.1
4.1.2
4.1.3
4.1.3.1 Class B Active Devices. When specified, active devices assembled into Pedigree Codes B and
C devices (¶ 5.2a) are procured from wafer lots that have passed MIL-PRF-55310 element
evaluations for Class B devices.
SIZE
CODE IDENT NO.
UNSPECIFIED TOLERANCES
DWG NO.
REV.
SHEET
A
00136
N/A
DOC207139
A
4
4.1.4
Packages. Packages are procured that meet the construction, lead materials and finishes as
specified in MIL-PRF-55310. All leads are Kovar with gold plating over a nickel underplate.
Package lots are evaluated in accordance with the requirements of MIL-PRF-38534 as
applicable.
Traceability and Homogeneity. All design pedigrees except option D have active device lots
that are homogenous and traceable to the manufacturer’s individual wafer. Swept Quartz
Crystals are traceable to the quartz bar and the processing details of the autoclave lot, as
applicable. All other elements and materials are traceable to their manufacturing lots.
Manufacturing lot and date code information shall be recorded, by TCXO serial number, of
every component and all materials used in the manufacture of that TCXO. All semiconductors
used in the manufacture of a given production lot of TCXOs shall be from the same wafer and
have the same manufacturing lot date code. A production lot, as defined by Vectron, is all
oscillators that have been kitted and assembled as a single group. After the initial kitting and
assembly, this production lot may be divided into multiple sublots to facilitate alignment and
test capacity and may be sealed at multiple times within a 13 week window.
Mechanical.
Package Outline. Table 1 links each Hi-Rel Standard Model Number of this specification to a
corresponding package style. Mechanical Outline information of each package style is found
in the referenced Figure. Typical weight for all model numbers is 16 grams.
Thermal Characteristics. Because these TCXOs are multichip hybrid designs, the actual
θ
jc
to
any one given semiconductor die will vary, but the combined average for all active devices
results in a
θ
jc
of approximately 40°C/W. The typical die temperature rise at any one given
semiconductor is 2°C to 4°C. Under no circumstance will the junction temperature ever
exceed the maximum manufacturer’s rated junction temperature when operated within the
maximum operating temperature range.
Electrical.
Input Power. 3.3 ±5% Vdc operation.
Temperature Range. Operating range is IAW the chosen temperature stability code.
Frequency Tolerance. Temperature stability includes initial accuracy at +25°C (with EFC),
load ±10% and supply ±5%.
All devices include an External Frequency Control (EFC) pin for the purpose of externally
setting each TCXO to its nominal frequency. The EFC shall be accomplished by connecting a
resistor or trimmer potentiometer from that Pin to GND. The EFC resistance adjustment range
is 0Ω or GND to 20KΩ max with Nominal frequency typically occurring in the 7KΩ to 13KΩ
range. Customers will be furnished with the applicable EFC resistor value that can be used to
set each individual device within ±0.2 ppm of nominal frequency at time of shipment.
UNSPECIFIED TOLERANCES
4.1.5
4.2
4.2.1
4.2.2
4.3
4.3.1
4.3.2
4.3.3
4.3.4
SIZE
CODE IDENT NO.
DWG NO.
REV.
SHEET
A
00136
N/A
DOC207139
A
5
How to deal with two ground networks
The entire topology diagram is as follows Two switching power supplies, each with its own load. Originally, the two grounds were independent of each other, but now there is interaction between load mo...
S3S4S5S6 Analog electronics
TWS headset hardware design pictures
1. PCBA2. 3....
Fred_1977 Circuit Observation Room
Hardware debugging techniques for DSP systems
[size=4] Some issues that should be noted during hardware debugging. For example, before hardware debugging, the circuit board should be carefully checked to see if there is a short circuit or open ci...
Aguilera DSP and ARM Processors
International RFID Common Protocol Standards
The communication standard of the radio frequency tag is the basis for the design of the tag chip. At present, the international communication standards related to RFID are mainly: ISO/IEC 18000 stand...
火辣西米秀 RF/Wirelessly
Diode clamping voltage problem?
This is the schematic diagram I designed to verify the diode clamping voltage. BT1 is a common KK dry cell or other non-rechargeable battery. The power supply of VCC is an external power supply, any t...
bigbat Analog electronics
AC_Simulation
AC_Simulation...
btty038 RF/Wirelessly

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号