EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C1382FV25-250BGXI

Description
18-Mbit (512K x 36/1M x 18) Pipelined SRAM
File Size941KB,29 Pages
ManufacturerCypress Semiconductor
Download Datasheet View All

CY7C1382FV25-250BGXI Overview

18-Mbit (512K x 36/1M x 18) Pipelined SRAM

CY7C1380DV25, CY7C1380FV25
CY7C1382DV25, CY7C1382FV25
18-Mbit (512K x 36/1M x 18) Pipelined SRAM
Features
• Supports bus operation up to 250 MHz
• Available speed grades are 250, 200, and 167 MHz
• Registered inputs and outputs for pipelined operation
• 2.5V core power supply
• Fast clock-to-output times, 2.6 ns (for 250-MHz device)
• Provides high-performance 3-1-1-1 access rate
• User selectable burst counter supporting Intel
®
Pentium
®
interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self timed writes
• Asynchronous output enable
• Single Cycle Chip Deselect
• CY7C1380DV25/CY7C1382DV25 available in
JEDEC-standard Pb-free 100-pin TQFP, Pb-free and non
Pb-free 165-ball FBGA package.
CY7C1380FV25/CY7C1382FV25 available in Pb-free and
non Pb-free 119-ball BGA package
• IEEE 1149.1 JTAG-Compatible Boundary Scan
• ZZ sleep mode option
Functional Description
[1]
The
CY7C1380DV25/CY7C1382DV25/CY7C1380FV25/
CY7C1382FV25 SRAM integrates 512K x 36 and 1M x 18
SRAM cells with advanced synchronous peripheral circuitry
and a two-bit counter for internal burst operation. All
synchronous inputs are gated by registers controlled by a
positive edge triggered clock input (CLK). The synchronous
inputs include all addresses, all data inputs, address-pipelining
chip enable (CE
1
), depth expansion chip enables (CE
2
and
CE
3 [2]
), burst control inputs (ADSC, ADSP, and ADV), write
enables (BW
X
, and BWE), and global write (GW).
Asynchronous inputs include the output enable (OE) and the
ZZ pin.
Addresses and chip enables are registered at rising edge of
clock when either address strobe processor (ADSP) or
address strobe controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self timed write cycle.This part supports byte write
operations (see
Pin Definitions on page 6
and
Truth Table
[4,
5, 6, 7, 8]
on page 9
for further details). Write cycles can be one
to two or four bytes wide as controlled by the byte write control
inputs. GW when active LOW causes all bytes to be written.
The
CY7C1380DV25/CY7C1382DV25/CY7C1380FV25/
CY7C1382FV25 operates from a +2.5V core power supply
while all outputs may operate with a +2.5 supply. All inputs and
outputs are JEDEC-standard and JESD8-5-compatible.
Selection Guide
250 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
2.6
350
70
200 MHz
3.0
300
70
167 MHz
3.4
275
70
Unit
ns
mA
mA
Notes:
1. For best practices or recommendations, please refer to the Cypress application note AN1064,
SRAM System Design Guidelines
on
www.cypress.com.
2. CE
3
, CE
2
are for TQFP and 165 FBGA packages only. 119 BGA is offered only in 1 chip enable
Cypress Semiconductor Corporation
Document #: 38-05546 Rev. *E
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised Feburary 15, 2007
[+] Feedback
Introduction and basic concepts of antennas commonly used in daily EMC and RF testing
[size=4]Antennas are widely used in EMC and RF testing and measurement. Commonly used antennas are as follows:[/size] [size=4] [/size] [size=4]1. Biconical antenna:[/size] [size=4] [/size] [size=4]Com...
木犯001号 RF/Wirelessly
The National Day holiday is over, why are holidays always so short?
I had a seven-day holiday for the National Day. I felt that time passed too quickly. Time passed by unknowingly. There will be no long holidays this year....
吾妻思萌 Talking
[TI recommended course] #[High Precision Laboratory] Interface: RS-485#
//training.eeworld.com.cn/TI/show/course/5506...
constant TI Technology Forum
How to convert analog audio signals into digital audio in PDM format.
This is my first time to use digital audio. I am a little confused. I want to convert analog audio signals into PDM format of digital audio. Is there any way? Can you recommend a chip that can convert...
手艺人 Analog electronics
【TI recommended course】# TINA-TI training course#
//training.eeworld.com.cn/TI/show/course/3976...
btty038 TI Technology Forum
What is the difference between Tx and INTX in the attached picture?
What is the difference between Tx and INTX marked by red arrows in the figure below? Does the dashed line above INTX mean that the voltage coming from INTX is low?...
一沙一世 51mcu

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号