EEWORLDEEWORLDEEWORLD

Part Number

Search
 PDF

530KB1253M00DGR

Description
CMOS/TTL Output Clock Oscillator, 1253MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530KB1253M00DGR Overview

CMOS/TTL Output Clock Oscillator, 1253MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530KB1253M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1253 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
Use FPGA to simulate USB function (written in VHDL language).rar
Use FPGA to simulate USB function (written in VHDL language).rar...
zxopenljx EE_FPGA Learning Park
The internal crystal oscillator of SMIC 5897 is inaccurate
Taking the baud rate of 115200 as an example, the code is written as eight-bit asynchronous. When the serial port debugging assistant communicates, the baud rate is set to 115200 and the stop bit is 1...
一眼呆 51mcu
KEYENCE Fiber Optic Sensor Disassembly
[i=s]This post was last edited by littleshrimp on 2022-10-23 09:34[/i]What we are going to disassemble this time is a set of Keyence fiber optic sensor combination, which includes a FS-V1 with a scree...
littleshrimp Sensor
FPGA Simplified Design Method Case 4 [12401003385]
[b][font=宋体]Classic cases of minimalist design method[/font]4[/b][align=left] [/align][align=left][font=宋体]Case[/font]4.When receiving en=1, dout generates a high level pulse of 2 clock cycles after 1...
guyu_1 FPGA/CPLD
11 classic software filtering algorithms and their waveform effects (with C language program)
Classic software data filtering algorithm (C language program attached on the back page) Note: (the red lines in the image are all filtered) 1. Limiting filtering method (also known as program judgmen...
bqgup Innovation Lab
DSP28335 burning program, besides CCS software, is there any third-party program download software tool? ?
DSP28335 burning program, besides CCS software, is there any third-party program download software tool? ? You can use our uniflashhttps://processors.wiki.ti.com/index.php/Category:CCS_UniFlash. There...
fish001 DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号