or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1-1
DS1009
Introduction_01.4
Introduction
LatticeXP2 Family Data Sheet
Introduction
LatticeXP2 devices combine a Look-up Table (LUT) based FPGA fabric with non-volatile Flash cells in an architec-
ture referred to as flexiFLASH.
The flexiFLASH approach provides benefits including instant-on, infinite reconfigurability, on chip storage with
FlashBAK embedded block memory and Serial TAG memory and design security. The parts also support Live
Update technology with TransFR, 128-bit AES Encryption and Dual-boot technologies.
The LatticeXP2 FPGA fabric was optimized for the new technology from the outset with high performance and low
cost in mind. LatticeXP2 devices include LUT-based logic, distributed and embedded memory, Phase Locked
Loops (PLLs), pre-engineered source synchronous I/O support and enhanced sysDSP blocks.
Lattice Diamond
®
design software allows large and complex designs to be efficiently implemented using the
LatticeXP2 family of FPGA devices. Synthesis library support for LatticeXP2 is available for popular logic synthesis
tools. The Diamond software uses the synthesis tool output along with the constraints from its floor planning tools
to place and route the design in the LatticeXP2 device. The Diamond tool extracts the timing from the routing and
back-annotates it into the design for timing verification.
Lattice provides many pre-designed Intellectual Property (IP) LatticeCORE™ modules for the LatticeXP2 family. By
using these IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design,
increasing their productivity.
1-2
LatticeXP2 Family Data Sheet
Architecture
March 2014
Data Sheet DS1009
Architecture Overview
Each LatticeXP2 device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Inter-
spersed between the rows of logic blocks are rows of sysMEM™ Embedded Block RAM (EBR) and a row of sys-
DSP™ Digital Signal Processing blocks as shown in Figure 2-1.
On the left and right sides of the Programmable Functional Unit (PFU) array, there are Non-volatile Memory Blocks.
In configuration mode the nonvolatile memory is programmed via the IEEE 1149.1 TAP port or the sysCONFIG™
peripheral port. On power up, the configuration data is transferred from the Non-volatile Memory Blocks to the con-
figuration SRAM. With this technology, expensive external configuration memory is not required, and designs are
secured from unauthorized read-back. This transfer of data from non-volatile memory to configuration SRAM via
wide busses happens in microseconds, providing an “instant-on” capability that allows easy interfacing in many
applications. LatticeXP2 devices can also transfer data from the sysMEM EBR blocks to the Non-volatile Memory
Blocks at user request.
There are two kinds of logic blocks, the PFU and the PFU without RAM (PFF). The PFU contains the building
blocks for logic, arithmetic, RAM and ROM functions. The PFF block contains building blocks for logic, arithmetic
and ROM functions. Both PFU and PFF blocks are optimized for flexibility allowing complex designs to be imple-
mented quickly and efficiently. Logic Blocks are arranged in a two-dimensional array. Only one type of block is used
per row.
LatticeXP2 devices contain one or more rows of sysMEM EBR blocks. sysMEM EBRs are large dedicated 18Kbit
memory blocks. Each sysMEM block can be configured in a variety of depths and widths of RAM or ROM. In addi-
tion, LatticeXP2 devices contain up to two rows of DSP Blocks. Each DSP block has multipliers and adder/accumu-
lators, which are the building blocks for complex signal processing capabilities.
Each PIC block encompasses two PIOs (PIO pairs) with their respective sysIO buffers. The sysIO buffers of the
LatticeXP2 devices are arranged into eight banks, allowing the implementation of a wide variety of I/O standards.
PIO pairs on the left and right edges of the device can be configured as LVDS transmit/receive pairs. The PIC logic
also includes pre-engineered support to aid in the implementation of high speed source synchronous standards
such as 7:1 LVDS interfaces, found in many display applications, and memory interfaces including DDR and DDR2.
The LatticeXP2 registers in PFU and sysI/O can be configured to be SET or RESET. After power up and device is
configured, the device enters into user mode with these registers SET/RESET according to the configuration set-
ting, allowing device entering to a known state for predictable system function.
Other blocks provided include PLLs and configuration functions. The LatticeXP2 architecture provides up to four
General Purpose PLLs (GPLL) per device. The GPLL blocks are located in the corners of the device.
The configuration block that supports features such as configuration bit-stream de-encryption, transparent updates
and dual boot support is located between banks two and three. Every device in the LatticeXP2 family supports a
sysCONFIG port, muxed with bank seven I/Os, which supports serial device configuration. A JTAG port is provided
between banks two and three.
This family also provides an on-chip oscillator. LatticeXP2 devices use 1.2V as their core voltage.
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
MicroPython v1.17 has been released! This version aims to follow a schedule of releases every 2 months (or so), with the previous v1.16 released on June 18, 2021.v1.17: F-strings, new machine.I2S clas...
In 2020, the global technology industry has opened up a new battlefield, driving the rapid rise of market demand for technologies and applications such as 5G, AI, HPC, automotive electronics, machine ...
1. Platform Description MSP430F5438
2. Why use MSPWare?
Due to work reasons, STM32 is used more in school, and STM32 DriverLib is more convenient to use. When I first learned MSP430, I was back to the...
Today, the well-known mobile phone benchmark software AnTuTu revealed the benchmark score of Lenovo's new phone model L79031, which is as high as 648871 points. In terms of configuration, Lenovo's ...[Details]
According to People's Daily Online, on May 18, Provincial Party Secretary Hu Heping and Governor Liu Guozhong met with Samsung Electronics Vice Chairman Lee Jae-yong in Xi'an, along with Provincial P...[Details]
The core of embedded systems is embedded microprocessors and embedded operating systems. The hardware core of early embedded systems was various types of 8-bit and 16-bit single-chip microcomputers; ...[Details]
Large trucks are the most common freight vehicles around us. From various raw materials to finished goods, large and small trucks are needed to undertake the transportation work in the process. How...[Details]
Following Apple's release of iOS 14.2, iPadOS 14.2, tvOS 14.2, and watchOS 7.1 developer beta 2 updates, Apple released the latest iOS 14.2 and iPadOS 14.2 public beta Beta 2 system updates. ...[Details]
0 Preface With the development of semiconductor technology, integrated circuit manufacturing technology has developed from deep submicron to nanometer level. The significant improvement of transist...[Details]
The liquid level measurement in the dimethylformamide reactor is completed using a differential pressure level gauge. Its measurement principle is to measure the liquid level or interface based on th...[Details]
It is worth noting that the independent key detection principle and debounce processing have been discussed in the 51 MCU, and these things will not change. Only the IO port operation method of the A...[Details]
Last night, Xiaomi Community held the 33rd online event for leaders, and four leaders of the MIUI Pioneer Group answered users' questions about system stability online. Xiaomi Community learned that ...[Details]
Today, blogger @数码闲聊站 revealed that the OPPO Reno8 series has three models. The small cup is equipped with MediaTek Dimensity 1300, the medium cup is equipped with Snapdragon 7 Gen1, and the lar...[Details]
//There is a question that requires pressing four buttons in sequence. //If you do not press in the specified order, an error message will be displayed. //Requirements are as follows: //When SW1 is ...[Details]
Helian Electronics, a professional authorized distributor of interconnect and electromechanical products, was recently invited to participate in the 2019 6th Internet of Things Conference and the 4th...[Details]
First, the connection diagram in Proteus of 1602 is given as follows: illustrate: 1. The component name of the 1602 LCD display in Proteus is: LM016L (can be found in the component search). Do no...[Details]
By Zhang Quan, Chief Engineer of State Grid Energy Research Institute
my country's energy and electricity growth prospects are broad
On June 13, 2014, General Secretary Xi Jinping pro...[Details]