LVDS Frequency-Programmable
Crystal Oscillator
IDT8N4S272
DATA SHEET
General Description
The IDT8N4S272 is a Factory Frequency-Programmable Crystal
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock
®
NG technology for
an optimum of high clock frequency and low phase noise
performance. The device accepts 2.5V or 3.3V supply and is
packaged in a small, lead-free (RoHS 6) 6-lead ceramic 5mm x 7mm
x 1.55mm package.
The device can be factory programmed to any in the range from
15.476MHz to 866.67MHz and from 975MHz to 1,300MHz and
supports a very high degree of frequency precision of 218Hz or
better. The extended temperature range supports wireless
infrastructure, telecommunication and networking end equipment
requirements.
Features
•
•
•
•
•
•
•
•
•
•
Fourth generation FemtoClock
®
NG technology
Factory-programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Frequency programming resolution is 218Hz and better
One 2.5V, 3.3V LVDS clock output
Output enable control (positive polarity), LVCMOS/LVTTL
compatible
RMS phase jitter @ 231.25MHz (12kHz - 20MHz):
0.48ps (typical), integer PLL feedback configuration
RMS phase jitter @ 231.25MHz (1kHz - 40MHz):
0.50ps (typical), integer PLL feedback configuration
2.5V or 3.3V supply
-40°C to 85°C ambient operating temperature
Available in a lead-free (RoHS 6) 6-pin ceramic package
Block Diagram
PFD
&
LPF
FemtoClock
®
NG
VCO
1950-2600MHz
Pin Assignment
DNU 1
6 V
DD
5 nQ
4 Q
OSC
f
XTAL
2
÷P
÷N
Q
nQ
nOE 2
GND 3
÷MINT,
MFRAC
25
Configuration Register (ROM)
nOE
Pulldown
7
IDT8N4S272
6-lead ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N4S272CCD
REVISION A OCTOBER 3, 2012
1
©2012 Integrated Device Technology, Inc.
IDT8N4S272 Data Sheet
LVDS FREQUENCY-PROGRAMMABLE CRYSTAL OSCILLATOR
Pin Description and Characteristic Tables
Table 1. Pin Descriptions
Number
1
2
3
4, 5
6
Name
DNU
nOE
GND
Q, nQ
V
DD
Input
Power
Output
Power
Pulldown
Type
Description
Do not use (factory use only).
Output enable pin. See Table 3A for function. LVCMOS/LVTTL interface levels.
Power supply ground.
Differential clock output pair. LVDS interface levels.
Power supply pin.
NOTE:
Pulldown
refers to internal input resistors. See Table 2,
Pin Characteristics,
for typical values.
Table 2. Pin Characteristics
Symbol
C
IN
R
PULLDOWN
Parameter
Input Capacitance
Input Pulldown Resistor
Test Conditions
Minimum
Typical
5.5
50
Maximum
Units
pF
k
Function Tables
Table 3A. nOE Configuration
Input
nOE
0 (default)
1
Output Enable
Outputs are enabled
Outputs Q, nQ are in high-impedance state
NOTE: nOE is an asynchronous control.
IDT8N4S272CCD
REVISION A OCTOBER 3, 2012
2
©2012 Integrated Device Technology, Inc.
IDT8N4S272 Data Sheet
LVDS FREQUENCY-PROGRAMMABLE CRYSTAL OSCILLATOR
Principles of Operation
The block diagram consists of the internal 3rd overtone crystal and
oscillator which provide the reference clock f
XTAL
of either
114.285MHz or 100MHz. The PLL includes the FemtoClock NG
VCO along with the Pre-divider (P), the feedback divider (M) and the
post divider (N). The
P, M,
and
N
dividers determine the output fre-
quency based on the f
XTAL
reference. The feedback divider is frac-
tional supporting a huge number of output frequencies. The
configuration of the feedback divider to integer-only values results in
an improved output phase noise characteristics at the expense of
the range of output frequencies. Internal registers are used to hold
one factory pre-set
P, M,
and
N
configuration setting.
The
P, M,
and
N
frequency configuration supports an output frequency range from
15.476MHz
to 866.67MHz and from
975MHz
to
1,300MHz.
The devices use the fractional feedback divider with a delta-sigma
modulator for noise shaping and robust frequency synthesis
capability. The relatively high reference frequency minimizes phase
noise generated by frequency multiplication and allows more efficient
shaping of noise by the delta-sigma modulator.
The output frequency is determined by the 2-bit pre-divider (P), the
feedback divider (M) and the 7-bit post divider (N). The feedback
divider (M) consists of both a 7-bit integer portion (MINT) and an
18-bit fractional portion (MFRAC) and provides the means for
high-resolution frequency generation. The output frequency f
OUT
is
calculated by:
1
MFRAC
+ 0.5
-
f OUT
=
f XTAL
------------
MINT
+ ------------------------------------
P
N
18
2
Frequency Configuration
An order code is assigned to each frequency configuration
programmed by the factory (default frequencies). For more
information on the available default frequencies and order codes,
please see the Ordering Information section in this document. For
available order codes, see the
FemtoClock NG Ceramic-Package
XO and VCXO Ordering Product Information
document.
For more information on programming capabilities of the device for
custom frequency and pull-range configurations, see the
FemtoClock
NG Ceramic 5x7 Module Programming Guide.
Table 3B. Output Frequency Range
1
15.476MHz to 866.67MHz
975MHz to 1,300MHz
1.
Supported output frequency range. The output frequency can
be programmed to any frequency in this range and to a precision of
218Hz or better.
IDT8N4S272CCD
REVISION A OCTOBER 3, 2012
3
©2012 Integrated Device Technology, Inc.
IDT8N4S272 Data Sheet
LVDS FREQUENCY-PROGRAMMABLE CRYSTAL OSCILLATOR
Absolute Maximum Ratings
NOTE: Stresses beyond those listed under
Absolute Maximum
Ratings
may cause permanent damage to the device. These ratings
are stress specifications only. Functional operation of product at
these conditions or any conditions beyond those listed in the
DC
Item
Supply Voltage, V
DD
Inputs, V
I
Outputs, I
O
(LVDS)
Continuous Current
Surge Current
Package Thermal Impedance,
JA
Storage Temperature, T
STG
Characteristics or AC Characteristics
is not implied. Exposure to
absolute maximum rating conditions for extended periods may affect
product reliability.
Rating
3.63V
-0.5V to V
DD
+ 0.5V
10mA
15mA
49.4C/W (0 mps)
-65C to 150C
DC Electrical Characteristics
Table 4A. Power Supply DC Characteristics,
V
DD
=
3.3V ± 5%, T
A
= -40°C to 85°C
Symbol
V
DD
I
DD
Parameter
Power Supply Voltage
Power Supply Current
Test Conditions
Minimum
3.135
Typical
3.3
134
Maximum
3.465
160
Units
V
mA
Table 4B. Power Supply DC Characteristics,
V
DD
=
2.5V ± 5%, T
A
= -40°C to 85°C
Symbol
V
DD
I
DD
Parameter
Power Supply Voltage
Power Supply Current
Test Conditions
Minimum
2.375
Typical
2.5
129
Maximum
2.625
155
Units
V
mA
Table 4C. LVCMOS/LVTTL DC Characteristic,
V
DD
= 3.3V ± 5% or 2.5V ± 5%, T
A
= -40°C to 85°C
Symbol
V
IH
Parameter
Input High Voltage
nOE
Test Conditions
V
DD
= 3.3V
V
DD
= 2.5V
Input Low Voltage
Input High Current
Input Low Current
nOE
nOE
nOE
V
DD
= 3.3V
V
DD
= 2.5V
V
DD
= V
IN
= 3.465V or 2.625V
V
DD
= 3.465V or 2.625V, V
IN
= 0V
-10
Minimum
2
1.7
-0.3
-0.3
Typical
Maximum
V
DD
+ 0.3
V
DD
+ 0.3
0.8
0.7
150
Units
V
V
V
V
µA
µA
V
IL
I
IH
I
IL
IDT8N4S272CCD
REVISION A OCTOBER 3, 2012
4
©2012 Integrated Device Technology, Inc.
IDT8N4S272 Data Sheet
LVDS FREQUENCY-PROGRAMMABLE CRYSTAL OSCILLATOR
Table 4D. LVDS DC Characteristics,
V
DD
=
3.3V ± 5%, T
A
= -40°C to 85°C
Symbol
V
OD
V
OD
V
OS
V
OS
Parameter
Differential Output Voltage
V
OD
Magnitude Change
Offset Voltage
V
OS
Magnitude Change
1.125
1.22
Test Conditions
Minimum
247
Typical
370
Maximum
454
50
1.375
50
Units
mV
mV
V
mV
Table 4E. LVDS DC Characteristics,
V
DD
=
2.5V ± 5%, T
A
= -40°C to 85°C
Symbol
V
OD
V
OD
V
OS
V
OS
Parameter
Differential Output Voltage
V
OD
Magnitude Change
Offset Voltage
V
OS
Magnitude Change
1.125
1.21
Test Conditions
Minimum
247
Typical
360
Maximum
454
50
1.375
50
Units
mV
mV
V
mV
IDT8N4S272CCD
REVISION A OCTOBER 3, 2012
5
©2012 Integrated Device Technology, Inc.