EEWORLDEEWORLDEEWORLD

Part Number

Search

LTC2185_15

Description
16-Bit, 125/105/80Msps Low Power Dual ADCs
File Size791KB,36 Pages
ManufacturerLinear ( ADI )
Websitehttp://www.analog.com/cn/index.html
Download Datasheet Compare View All

LTC2185_15 Overview

16-Bit, 125/105/80Msps Low Power Dual ADCs

LTC2185/LTC2184/LTC2183
16-Bit, 125/105/80Msps
Low Power Dual ADCs
FeaTures
n
n
n
n
DescripTion
The LTC
®
2185/LTC2184/LTC2183 are two-channel si-
multaneous sampling 16-bit A/D converters designed for
digitizing high frequency, wide dynamic range signals.
They are perfect for demanding communications applica-
tions with AC performance that includes 76.8dB SNR and
90dB spurious free dynamic range (SFDR). Ultralow jitter
of 0.07ps
RMS
allows undersampling of IF frequencies with
excellent noise performance.
DC specs include ±2LSB INL (typ), ±0.5LSB DNL (typ)
and no missing codes over temperature. The transition
noise is 3.4LSB
RMS
.
The digital outputs can be either full rate CMOS, Double
Data Rate CMOS, or Double Data Rate LVDS. A separate
output power supply allows the CMOS output swing to
range from 1.2V to 1.8V.
The ENC
+
and ENC
inputs may be driven differentially
or single-ended with a sine wave, PECL, LVDS, TTL, or
CMOS inputs. An optional clock duty cycle stabilizer al-
lows high performance at full speed for a wide range of
clock duty cycles.
L,
LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear
Technology Corporation. All other trademarks are the property of their respective owners.
n
n
n
n
n
n
n
n
n
Two-Channel Simultaneously Sampling ADC
76.8dB SNR
90dB SFDR
Low Power: 370mW/308mW/200mW Total
185mW/154mW/100mW per Channel
Single 1.8V Supply
CMOS, DDR CMOS, or DDR LVDS Outputs
Selectable Input Ranges: 1V
P-P
to 2V
P-P
550MHz Full Power Bandwidth S/H
Optional Data Output Randomizer
Optional Clock Duty Cycle Stabilizer
Shutdown and Nap Modes
Serial SPI Port for Configuration
64-Pin (9mm
×
9mm) QFN Package
applicaTions
n
n
n
n
n
n
Communications
Cellular Base Stations
Software Defined Radios
Portable Medical Imaging
Multi-Channel Data Acquisition
Nondestructive Testing
Typical applicaTion
1.8V
V
DD
1.8V
OV
DD
0
–10
CH 1
ANALOG
INPUT
–20
AMPLITUDE (dBFS)
S/H
16-BIT
ADC CORE
D1_15
D1_0
OUTPUT
DRIVERS
D2_15
D2_0
–30
–40
–50
–60
–70
–80
CMOS,
DDR CMOS
OR DDR LVDS
OUTPUTS
2-Tone FFT, f
IN
= 70MHz and 69MHz
CH 2
ANALOG
INPUT
S/H
16-BIT
ADC CORE
–90
–100
–110
–120
125MHz
CLOCK
GND
CLOCK
CONTROL
218543 TA01a
0
10
20
30
40
FREQUENCY (MHz)
50
60
218543
TA01b
OGND
218543f
1

LTC2185_15 Related Products

LTC2185_15 LTC2183_15 LTC2184_15
Description 16-Bit, 125/105/80Msps Low Power Dual ADCs 16-Bit, 125/105/80Msps Low Power Dual ADCs 16-Bit, 125/105/80Msps Low Power Dual ADCs

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号