EEWORLDEEWORLDEEWORLD

Part Number

Search

AS7C331MPFS32A-250BC

Description
Standard SRAM, 1MX32, 6ns, CMOS, PBGA165, BGA-165
Categorystorage    storage   
File Size705KB,22 Pages
ManufacturerALSC [Alliance Semiconductor Corporation]
Download Datasheet Parametric View All

AS7C331MPFS32A-250BC Overview

Standard SRAM, 1MX32, 6ns, CMOS, PBGA165, BGA-165

AS7C331MPFS32A-250BC Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerALSC [Alliance Semiconductor Corporation]
Parts packaging codeBGA
package instructionLBGA,
Contacts165
Reach Compliance Codeunknow
ECCN code3A991.B.2.A
Maximum access time6 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 codeR-PBGA-B165
JESD-609 codee0
length17 mm
memory density33554432 bi
Memory IC TypeSTANDARD SRAM
memory width32
Number of functions1
Number of terminals165
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize1MX32
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.46 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width15 mm
December 2003
Advance Information
®
AS7C331MPFS32A
AS7C331MPFS36A
3.3V 1M
×
32/36 pipelined burst synchronous SRAM
Features
• Organization: 1,048,576 words × 32 or 36 bits
•Fast clock speeds to 250MHz in LVTTL/LVCMOS
•Fast clock to data access: 2.6/3/3.4/3.8 ns
•Fast OE access time: 2.6/3/3.4/3.8 ns
•Fully synchronous register-to-register operation
•Single register flow-through mode
•Single-cycle deselect
- Dual-cycle deselect also available (AS7C332MPFD18A,
AS7C331MPFD32A/ AS7C331MPFD36A)
•Asynchronous output enable control
•Available in 100-pin TQFP and 165-ball BGA packages
•Individual byte write and global write
•Multiple chip enables for easy expansion
•3.3V core power supply
•2.5V or 3.3V I/O operation with separate V
DDQ
•Linear or interleaved burst control
•Snooze mode for reduced power-standby
•Common data inputs and data outputs
•Boundary scan using IEEE 1149.1 JTAG function
•NTD™
1
pipelined architecture available
(AS7C332MNTD18A, AS7C331MNTD32A/
AS7C331MNTD36A)
1 NTD™ is a trademark of Alliance Semiconductor Corporation. All trade-
marks mentioned in this document are the property of their respective own-
ers.
Logic block diagram
LBO
CLK
ADV
ADSC
ADSP
A[19:0]
20
CLK
CE
CLR
Q0
Burst logic
Q1
2
2
D
Q
CE
Address
register
CLK
DQ
d
Q
Byte write
registers
CLK
DQ
c
Q
Byte write
registers
CLK
DQ
b
Q
Byte write
registers
CLK
DQ
a
Q
Byte write
registers
CLK
D
Enable
CE
register
CLK
Q
D
D
D
D
1M × 32/36
Memory
array
20
18
20
32/36
32/36
GWE
BWE
BW
d
BW
c
BW
b
BW
a
CE0
CE1
CE2
4
OE
Output
registers
CLK
Input
registers
CLK
ZZ
Power
down
D
Enable
Q
delay
register
CLK
32/36
FT
DQ[a:d]
OE
Selection guide
Minimum cycle time
Maximum clock frequency
Maximum pipelined clock access time
Maximum operating current
Maximum standby current
Maximum CMOS standby current (DC)
-250
4
250
2.6
450
140
70
-200
5
200
3.0
400
120
70
-167
6
166
3.4
350
110
70
-133
7.5
133
3.8
325
100
70
Units
ns
MHz
ns
mA
mA
mA
12/22/03, v.2.3
Alliance Semiconductor
1 of 22
Copyright © Alliance Semiconductor. All rights reserved.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号