merging Memory & Logic Solutions Inc.
Document Title
512K x8 bit Super Low Power and Low Voltage Full CMOS Static RAM
EM640FP8 Series
Low Power, 512Kx8 SRAM
Revision History
Revision No.
0.0
0.1
0.2
History
Initial Draft
2’nd Draft
3’ Draft
rd
Changed Icc, Icc1 value
Changed I
SB1
test conditions,
Changed VDR & IDR
measurement condition
Draft Date
October 24,2002
November 11 , 2002
December 23 , 2002
Remark
Preliminary
0.3
4’th Draft
Add Pb-free part number
February 13 , 2004
Emerging Memory & Logic Solutions Inc.
IT Venture Tower Eastside 11F, 78, Karac-Dong, Songpa-Ku, Seoul, Rep.of Korea Zip Code : 138-160
Tel : +82-2-2142-1759~1766 Fax : +82-2-2142-1769 / Homepage : www.emlsi.com
The attached datasheets are provided by EMLSI reserve the right to change the specifications and products. EMLSI will answer to your
questions about device. If you have any questions, please contact the EMLSI office.
1
merging Memory & Logic Solutions Inc.
FEATURES
•
•
•
•
•
•
Process Technology : 0.18µm Full CMOS
Organization : 512K x 8 bit
Power Supply Voltage : 1.65V ~ 2.2V
Low Data Retention Voltage : 1.0V(Min)
Three state outputs
Package Type : 36-FPBGA 6.0x7.0
EM640FP8 Series
Low Power, 512Kx8 SRAM
GENERAL DESCRIPTION
The EM640FP8 families are fabricated by EMLSI’s
advanced full CMOS process technology. The families
support industrial temperature range and Chip Scale
Package for user flexibility of system design. The fami-
lies also supports low data retention voltage for battery
back-up operation with low data retention current.
PRODUCT FAMILY
Power Dissipation
Product
Family
Operating
Temperature
Vcc Range
Speed
Standby
(I
SB1
, Typ)
1
µA
Operating
(I
CC1
.Max)
2 mA
PKG Type
EM640FP8
Industrial (-40 ~ 85
o
C)
1.65~2.2V
70ns
1 )
36 FPBGA
(6.0x7.0)
1. The parameter is measured with 30pF test load.
PIN DESCRIPTION
1
A
B
C
D
E
F
G
H
2
3
4
5
6
FUNCTIONAL BLOCK DIAGRAM
Pre-charge Circuit
A
0
I/O
5
I/O
6
V
SS
V
C C
I/O
7
I/O
8
A
9
A
1
A
2
CS
2
WE
DNU
A
3
A
4
A
5
A
6
A
7
A
8
I/O
1
I/O
2
V
CC
V
SS
Row S elect
A
0
A
1
A
2
A
3
A
4
A
5
A
6
A
7
A
8
A
9
A
10
V
C
C
V
SS
Memory Array
2048 x 2048
I/O1 ~ I/O4
I/O5 ~ I/O8
Data
Cont
Data
Cont
I/O Circuit
Column Select
A
18
OE
A
10
CS
1
A
11
A
17
A
16
A
12
A
15
A
13
I/O
3
I/O
4
A
14
A A A
13
A
1
A A A A
11 12
4 15 16 17 18
36-FPBGA : Top view (ball down)
W
E
O
E
CS
1
Control Logic
Name
CS
1
,CS
2
OE
A
0
~A
18
I/O
1
~I/O
8
Function
Chip select inputs
Output Enable input
Address Inputs
Data Inputs/outputs
Name
WE
Vcc
Vss
DNU
Function
Write Enable input
Power Supply
Ground
Do Not Use
CS
2
2
merging Memory & Logic Solutions Inc.
ABSOLUTE MAXIMUM RATINGS *
Parameter
Voltage on Any Pin Relative to Vss
Voltage on Vcc supply relative to Vss
Power Dissipation
Operating Temperature
EM640FP8 Series
Low Power, 512Kx8 SRAM
Symbol
V
IN
, V
OUT
V
CC
P
D
T
A
Ratings
-0.5V to VCC+0.3V (Max.2.5V)
-0.3V to 2.5V
1.0
-40 to 85
Unit
V
V
W
o
C
*
Stresses greater than those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. Functional
operation should be restricted to recommended operating condition. Exposure to absolute maximum rating conditions for extended
periods may affect reliability.
FUNCTIONAL DESCRIPTION
CS
1
H
X
L
L
L
CS
2
X
L
H
H
H
OE
X
X
H
L
X
WE
X
X
H
H
L
I/O
High-Z
High-Z
High-Z
Data Out
Data In
Mode
Deselected
Deselected
Output Disabled
Read
Write
Power
Stand by
Stand by
Active
Active
Active
Note: X means don’t care. (Must be low or high state)
3
merging Memory & Logic Solutions Inc.
RECOMMENDED DC OPERATING CONDITIONS
1)
Parameter
Supply voltage
Ground
Input high voltage
Input low voltage
1.
2.
3.
4.
EM640FP8 Series
Low Power, 512Kx8 SRAM
Symbol
V
CC
V
SS
V
IH
V
IL
Min
1.65
0
1.4
-0.3
3)
Typ
1.8
0
-
-
Max
2.2
0
V
CC
+ 0.3
2)
0.4
Unit
V
V
V
V
TA= -40 to 85
o
C, otherwise specified
Overshoot: V
CC
+1.0 V in case of pulse width < 20ns
Undershoot: -1.0 V in case of pulse width < 20ns
Overshoot and undershoot are sampled, not 100% tested
.
CAPACITANCE
1)
(f =1MHz, T
A
=25
o
C)
Item
Input capacitance
Input/Ouput capacitance
1. Capacitance is sampled, not 100% tested
Symbol
C
IN
C
IO
Test Condition
V
IN
=0V
V
IO
=0V
Min
-
-
Max
8
10
Unit
pF
pF
DC AND OPERATING CHARACTERISTICS
Parameter
Input leakage current
Output leakage current
Operating power supply
Symbol
I
LI
I
LO
I
CC
I
CC1
Average operating current
I
CC2
Output low voltage
Output high voltage
V
OL
V
OH
V
IN
= V
SS
to V
CC
CS
1
=V
IH
, CS
2
=V
IL
or OE=V
IH
or WE=V
IL
, V
IO
=V
SS
to V
CC
I
IO
=0mA, CS
1
= V
IL
, CS
2
= W E=V
IH
, V
IN
=V
I H
or V
IL
Cycle time=1µs, 100% duty, I
IO
=0mA,
CS
1
<0.2V, CS
2
>V
CC
-0.2V,
V
IN
<0.2V or V
IN
>V
CC
-0.2V
Cycle time = Min, I
IO
=0mA, 100% duty,
CS
1
= V
IL
, CS
2
=V
IH,
V
IN
= V
IL
or V
I H
Test Conditions
Min
-1
-1
-
-
Typ
-
-
-
-
Max
1
1
2
2
Unit
µA
µA
mA
mA
70ns
-
-
1.4
-
-
-
12
0.2
-
mA
V
V
I
OL
= 0.1mA
I
OH
= -0.1mA
CS
1
>V
CC
-0.2V, CS
2
>V
CC
-0.2V (CS
1
controlled)
or 0V< CS
2
<0.2V (CS
2
controlled),
Other inputs=0 ~ V
CC
(Typ. condition : V
CC
=1.8V @ 25 C)
(Max. condition : V
CC
=2.2V @ 85 C)
o
o
Standby Current (CMOS)
I
SB1
LL
LF
-
1
5
µA
4
merging Memory & Logic Solutions Inc.
AC OPERATING CONDITIONS
Test Conditions (Test
Load and Test Input/Output Reference)
Input Pulse Level : 0.2V to VCC-0.2V
Input Rise and Fall Time : 5ns
Input and Output reference Voltage : 0.9V
Output Load (See right) : CL = 100pF+ 1 TTL
30pF + 1 TTL
1. Including scope and Jig capacitance
2. R
1
=3070Ω
,
R
2
=3150Ω
3. V
TM
=1.8V
CL
1)
=
EM640FP8 Series
Low Power, 512Kx8 SRAM
V
TM 3)
R
12)
CL
1)
R
22)
READ CYCLE
(V
cc
=1.65 to 2.2V, Gnd = 0V, T
A
= -40
o
C to +85
o
C)
Parameter
Read cycle time
Address access time
Chip select to output
Output enable to valid output
Chip select to low-Z output
Output enable to low-Z output
Chip disable to high-Z output
Output disable to high-Z output
Output hold from address change
Symbol
t
RC
t
AA
t
co1,
t
co2
t
O E
t
LZ1,
t
LZ2
t
OLZ
t
HZ1,
t
HZ2
t
OHZ
t
OH
70ns
Min
70
-
-
-
10
5
0
0
10
Max
-
70
70
35
-
-
25
25
-
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
WRITE CYCLE
(V
cc
=1.65 to 2.2V, Gnd = 0V, T
A
= -40
o
C to +85
o
C)
Parameter
Write cycle time
Chip select to end of write
Address setup time
Address valid to end of write
Write pulse width
Write recovery time
Write to ouput high-Z
Data to write time overlap
Data hold from write time
End write to output low-Z
Symbol
t
WC
t
CW1,
t
CW2
t
As
t
AW
t
WP
t
WR
t
WHZ
t
DW
t
DH
t
OW
70ns
Min
70
60
0
60
55
0
0
30
0
5
-
-
Max
-
-
-
-
-
-
25
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
5