EEWORLDEEWORLDEEWORLD

Part Number

Search

XC2V8000-5BFG957C

Description
Field Programmable Gate Array, 11648 CLBs, 8000000 Gates, 750MHz, CMOS, PBGA957, 1.27 MM PITCH, FLIP CHIP, BGA-957
CategoryProgrammable logic devices    Programmable logic   
File Size2MB,307 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Environmental Compliance  
Download Datasheet Parametric Compare View All

XC2V8000-5BFG957C Overview

Field Programmable Gate Array, 11648 CLBs, 8000000 Gates, 750MHz, CMOS, PBGA957, 1.27 MM PITCH, FLIP CHIP, BGA-957

XC2V8000-5BFG957C Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerXILINX
Parts packaging codeBGA
package instruction1.27 MM PITCH, FLIP CHIP, BGA-957
Contacts957
Reach Compliance Code_compli
maximum clock frequency750 MHz
Combined latency of CLB-Max0.39 ns
JESD-30 codeS-PBGA-B957
JESD-609 codee1
length40 mm
Humidity sensitivity level4
Configurable number of logic blocks11648
Equivalent number of gates8000000
Number of terminals957
Maximum operating temperature85 °C
Minimum operating temperature
organize11648 CLBS, 8000000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeHBGA
Package shapeSQUARE
Package formGRID ARRAY, HEAT SINK/SLUG
Peak Reflow Temperature (Celsius)245
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height3.5 mm
Maximum supply voltage1.575 V
Minimum supply voltage1.425 V
Nominal supply voltage1.5 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal surfaceTin/Silver/Copper (Sn95.5Ag4.0Cu0.5)
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width40 mm
0
R
Virtex-II 1.5V
Field-Programmable Gate Arrays
0
0
DS031-1 (v1.8) July 16, 2002
Advance Product Specification
Summary of Virtex
TM
-II Features
Industry First Platform FPGA Solution
IP-Immersion Architecture
- Densities from 40K to 8M system gates
- 420 MHz internal clock speed (Advance Data)
- 840+ Mb/s I/O (Advance Data)
SelectRAM™ Memory Hierarchy
- 3 Mb of dual-port RAM in 18 Kbit block SelectRAM
resources
- Up to 1.5 Mb of distributed SelectRAM resources
- High-performance interfaces to external memory
·
DDR-SDRAM interface
·
FCRAM interface
·
QDR™-SRAM interface
·
Sigma RAM interface
Arithmetic Functions
- Dedicated 18-bit x 18-bit multiplier blocks
- Fast look-ahead carry logic chains
Flexible Logic Resources
- Up to 93,184 internal registers / latches with Clock
Enable
- Up to 93,184 look-up tables (LUTs) or cascadable
16-bit shift registers
- Wide multiplexers and wide-input function support
- Horizontal cascade chain and sum-of-products
support
- Internal 3-state bussing
High-Performance Clock Management Circuitry
- Up to 12 DCM (Digital Clock Manager) modules
·
Precise clock de-skew
·
Flexible frequency synthesis
·
High-resolution phase shifting
- 16 global clock multiplexer buffers
Active Interconnect Technology
- Fourth generation segmented routing structure
- Predictable, fast routing delay, independent of
fanout
SelectI/O™-Ultra Technology
- Up to 1,108 user I/Os
- 19 single-ended standards and six differential
standards
- Programmable sink current (2 mA to 24 mA) per I/O
Digitally Controlled Impedance (DCI) I/O: on-chip
termination resistors for single-ended I/O standards
- PCI-X @ 133 MHz, PCI @ 66 MHz and 33 MHz
compliance, and CardBus compliant
- Differential Signaling
·
840 Mb/s Low-Voltage Differential Signaling I/O
(LVDS) with current mode drivers
·
Bus LVDS I/O
·
Lightning Data Transport (LDT) I/O with current
driver buffers
·
Low-Voltage Positive Emitter-Coupled Logic
(LVPECL) I/O
·
Built-in DDR input and output registers
- Proprietary high-performance SelectLink
Technology
·
High-bandwidth data path
·
Double Data Rate (DDR) link
·
Web-based HDL generation methodology
Supported by Xilinx Foundation™ and Alliance
Series™ Development Systems
- Integrated VHDL and Verilog design flows
- Compilation of 10M system gates designs
- Internet Team Design (ITD) tool
SRAM-Based In-System Configuration
- Fast SelectMAP configuration
- Triple Data Encryption Standard (DES) security
option (Bitstream Encryption)
- IEEE 1532 support
- Partial reconfiguration
- Unlimited reprogrammability
- Readback capability
0.15 µm 8-Layer Metal Process with 0.12 µm
High-Speed Transistors
1.5V (V
CCINT
) Core Power Supply, Dedicated 3.3V
V
CCAUX
Auxiliary and V
CCO
I/O Power Supplies
IEEE 1149.1 Compatible Boundary-Scan Logic
Support
Flip-Chip and Wire-Bond Ball Grid Array (BGA)
Packages in Three Standard Fine Pitches (0.80 mm,
1.00 mm, and 1.27 mm)
100% Factory Tested
-
© 2001-2002 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at
http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
DS031-1 (v1.8) July 16, 2002
Advance Product Specification
www.xilinx.com
1-800-255-7778
Module 1 of 4
1

XC2V8000-5BFG957C Related Products

XC2V8000-5BFG957C XC2V8000-4BFG957C XC2V8000-4BFG957I XC2V8000-5BFG957I XC2V8000-6BFG957C XC2V8000-6BFG957I XC2V2000-4BGG728I XC2V2000-6BGG728C
Description Field Programmable Gate Array, 11648 CLBs, 8000000 Gates, 750MHz, CMOS, PBGA957, 1.27 MM PITCH, FLIP CHIP, BGA-957 Field Programmable Gate Array, 11648 CLBs, 8000000 Gates, 650MHz, CMOS, PBGA957, 1.27 MM PITCH, FLIP CHIP, BGA-957 Field Programmable Gate Array, 11648 CLBs, 8000000 Gates, 650MHz, CMOS, PBGA957, 1.27 MM PITCH, FLIP CHIP, BGA-957 Field Programmable Gate Array, 11648 CLBs, 8000000 Gates, 750MHz, CMOS, PBGA957, 1.27 MM PITCH, FLIP CHIP, BGA-957 Field Programmable Gate Array, 11648 CLBs, 8000000 Gates, 820MHz, CMOS, PBGA957, 1.27 MM PITCH, FLIP CHIP, BGA-957 Field Programmable Gate Array, 11648 CLBs, 8000000 Gates, 820MHz, CMOS, PBGA957, 1.27 MM PITCH, FLIP CHIP, BGA-957 Field Programmable Gate Array, 2688 CLBs, 2000000 Gates, 650MHz, CMOS, PBGA728, 1.27 MM PITCH, BGA-728 Field Programmable Gate Array, 2688 CLBs, 2000000 Gates, 820MHz, CMOS, PBGA728, 1.27 MM PITCH, BGA-728
Is it lead-free? Lead free Lead free Lead free Lead free Lead free Lead free Lead free Lead free
Is it Rohs certified? conform to conform to conform to conform to conform to conform to conform to conform to
Maker XILINX XILINX XILINX XILINX XILINX XILINX XILINX XILINX
Parts packaging code BGA BGA BGA BGA BGA BGA BGA BGA
package instruction 1.27 MM PITCH, FLIP CHIP, BGA-957 1.27 MM PITCH, FLIP CHIP, BGA-957 1.27 MM PITCH, FLIP CHIP, BGA-957 1.27 MM PITCH, FLIP CHIP, BGA-957 1.27 MM PITCH, FLIP CHIP, BGA-957 1.27 MM PITCH, FLIP CHIP, BGA-957 BGA, BGA,
Contacts 957 957 957 957 957 957 728 728
Reach Compliance Code _compli _compli _compli _compli _compli _compli compliant compliant
maximum clock frequency 750 MHz 650 MHz 650 MHz 750 MHz 820 MHz 820 MHz 650 MHz 820 MHz
Combined latency of CLB-Max 0.39 ns 0.44 ns 0.44 ns 0.39 ns 0.35 ns 0.35 ns 0.44 ns 0.35 ns
JESD-30 code S-PBGA-B957 S-PBGA-B957 S-PBGA-B957 S-PBGA-B957 S-PBGA-B957 S-PBGA-B957 S-PBGA-B728 S-PBGA-B728
JESD-609 code e1 e1 e1 e1 e1 e1 e1 e1
length 40 mm 40 mm 40 mm 40 mm 40 mm 40 mm 35 mm 35 mm
Humidity sensitivity level 4 4 4 4 4 4 3 3
Configurable number of logic blocks 11648 11648 11648 11648 11648 11648 2688 2688
Equivalent number of gates 8000000 8000000 8000000 8000000 8000000 8000000 2000000 2000000
Number of terminals 957 957 957 957 957 957 728 728
organize 11648 CLBS, 8000000 GATES 11648 CLBS, 8000000 GATES 11648 CLBS, 8000000 GATES 11648 CLBS, 8000000 GATES 11648 CLBS, 8000000 GATES 11648 CLBS, 8000000 GATES 2688 CLBS, 2000000 GATES 2688 CLBS, 2000000 GATES
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code HBGA HBGA HBGA HBGA HBGA HBGA BGA BGA
Package shape SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
Package form GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY, HEAT SINK/SLUG GRID ARRAY GRID ARRAY
Peak Reflow Temperature (Celsius) 245 245 245 245 245 245 245 245
Programmable logic type FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 3.5 mm 3.5 mm 3.5 mm 3.5 mm 3.5 mm 3.5 mm 2.6 mm 2.6 mm
Maximum supply voltage 1.575 V 1.575 V 1.575 V 1.575 V 1.575 V 1.575 V 1.575 V 1.575 V
Minimum supply voltage 1.425 V 1.425 V 1.425 V 1.425 V 1.425 V 1.425 V 1.425 V 1.425 V
Nominal supply voltage 1.5 V 1.5 V 1.5 V 1.5 V 1.5 V 1.5 V 1.5 V 1.5 V
surface mount YES YES YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
Terminal surface Tin/Silver/Copper (Sn95.5Ag4.0Cu0.5) Tin/Silver/Copper (Sn95.5Ag4.0Cu0.5) Tin/Silver/Copper (Sn95.5Ag4.0Cu0.5) Tin/Silver/Copper (Sn95.5Ag4.0Cu0.5) Tin/Silver/Copper (Sn95.5Ag4.0Cu0.5) Tin/Silver/Copper (Sn95.5Ag4.0Cu0.5) TIN SILVER COPPER TIN SILVER COPPER
Terminal form BALL BALL BALL BALL BALL BALL BALL BALL
Terminal pitch 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
Maximum time at peak reflow temperature 30 30 30 30 30 30 30 30
width 40 mm 40 mm 40 mm 40 mm 40 mm 40 mm 35 mm 35 mm

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号