EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61DDB22M18C-250B4

Description
DDR SRAM, 2MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LFBGA-165
Categorystorage    storage   
File Size785KB,30 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Download Datasheet Parametric View All

IS61DDB22M18C-250B4 Overview

DDR SRAM, 2MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LFBGA-165

IS61DDB22M18C-250B4 Parametric

Parameter NameAttribute value
MakerIntegrated Silicon Solution ( ISSI )
package instructionLBGA,
Reach Compliance Codeunknow
Maximum access time0.45 ns
JESD-30 codeR-PBGA-B165
length15 mm
memory density37748736 bi
Memory IC TypeDDR SRAM
memory width18
Number of functions1
Number of terminals165
word count2097152 words
character code2000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize2MX18
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)1.89 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width13 mm
IS61DDB22M18C
IS61DDB21M36C
2Mx18, 1Mx36
36Mb DDR-II (Burst 2) CIO SYNCHRONOUS SRAM
FEATURES
1Mx36 and 2Mx18 configuration available.
On-chip delay-locked loop (DLL) for wide data valid
window.
Common I/O read and write ports.
Synchronous pipeline read with self-timed late write
operation.
Double Data Rate (DDR) interface for read and
write input ports.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two input clocks (C and C#) for data output control.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5V to 1.8V VDDQ,
used with 0.75V to 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
MARCH 2016
DESCRIPTION
The 36Mb IS61DDB21M36C and IS61DDB22M18C are
synchronous, high-performance CMOS static random access
memory (SRAM) devices. These SRAMs have a common I/O
bus. The rising edge of K clock initiates the read/write
operation, and all internal operations are self-timed. Refer to
the
Timing Reference Diagram for Truth Table
for a
description of the basic operations of these DDR-II (Burst of
2) CIO SRAMs.
Read and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for first burst address
Data-in for first burst address
The following are registered on the rising edge of the K#
clock:
Byte writes for second burst address
Data-in for second burst address
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the second rising
edge of the C# clock (starting one and half cycles later after
read command). The data-outs from the second bursts are
updated with the third rising edge of the C clock. The K and
K# clocks are used to time the data-outs whenever the C and
C# clocks are tied high.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2016 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. A
03/23/2016
1
Problems still occur after installing AD16
After installing AD16, there will still be problems: 1. When you apply copper or delete a line in the completed PCB, the following dialog box will appear: And to delete a line, the entire PCB must be ...
zttian PCB Design
[Environmental Expert's Smart Watch] Part 6: BLE broadcast temperature, humidity and air pressure data
[i=s]This post was last edited by w494143467 on 2021-6-14 17:00[/i]1. Introduction After the communication protocol is defined, we need to start data communication with the sensor. First, choose the m...
w494143467 onsemi and Avnet IoT Innovation Design Competition
How to clear the OE bit of the TMS320C6748 serial port register LSR
Dear experts, I encountered the problem that the OE bit of the serial port register LSR (queue status register) was 1 and could not be cleared when developing the serial port interrupt receiving and p...
风雨潇潇姿容姣姣 DSP and ARM Processors
EEWORLD University ---- Children's Toy "Black Box" -- BabyCareAssistant Demonstration Video
Children's Toy "Black Box" -- BabyCareAssistant Demonstration Video : https://training.eeworld.com.cn/course/5711This video is a demo showing the DIY work of EEWorld netizens.BabyCareAssistant is a ch...
nich20xx Integrated technical exchanges
[National Technology Low Power Series N32L43x Evaluation] 4. SPI-FLASH driver + fatfs file system transplantation + USB driver module...
[i=s]This post was last edited by emmnn on 2022-7-26 17:02[/i] [TOCM] # Preface It has been two weeks since the last post. Today I will mainly share the driver of W25Q128 SPI-FLASH and how to realize ...
emmnn Domestic Chip Exchange
Anlu SparkRoad Development Board Review (7) MCU Soft Core IP Trial
Clues can be found in the information on the Internet. Anlu provides some kind of "soft core" IP for its FPGA - that is, implementing something similar to an MCU in the FPGA.  However, there is too li...
cruelfox Domestic Chip Exchange

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号