EEWORLDEEWORLDEEWORLD

Part Number

Search

AS5C2568ECW-55L/883C

Description
32K X 8 STANDARD SRAM, 20 ns, CDFP28
Categorystorage   
File Size138KB,16 Pages
ManufacturerAUSTIN
Websitehttp://www.austinsemiconductor.com/
Download Datasheet Parametric View All

AS5C2568ECW-55L/883C Overview

32K X 8 STANDARD SRAM, 20 ns, CDFP28

AS5C2568ECW-55L/883C Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals28
Minimum operating temperature-55 Cel
Maximum operating temperature125 Cel
Rated supply voltage5 V
Minimum supply/operating voltage4.5 V
Maximum supply/operating voltage5.5 V
Processing package descriptionCERAMIC, DFP-28
stateTransferred
ccess_time_max20 ns
jesd_30_codeR-CDFP-F28
jesd_609_codee0
storage density262144 bit
Memory IC typeSTANDARD SRAM
memory width8
moisture_sensitivity_levelNOT SPECIFIED
Number of ports1
Number of digits32768 words
Number of digits32K
operating modeASYNCHRONOUS
organize32KX8
Output characteristics3-STATE
Output enableYES
Packaging MaterialsCERAMIC, METAL-SEALED COFIRED
ckage_codeDFP
packaging shapeRECTANGULAR
Package SizeFLATPACK
serial parallelPARALLEL
eak_reflow_temperature__cel_NOT SPECIFIED
qualification_statusMILITARY
screening_levelMIL-STD-883
seated_height_max3.3 mm
surface mountYES
CraftsmanshipCMOS
Temperature levelMILITARY
terminal coatingTIN LEAD
Terminal formFLAT
Terminal spacing1.27 mm
Terminal locationDUAL
ime_peak_reflow_temperature_max__s_NOT SPECIFIED
length18.28 mm
width10.16 mm
dditional_featureTTL COMPATIBLE INPUT/OUTPUT; BATTERY BACKUP; LOW POWER STANDBY
Austin Semiconductor, Inc.
32K x 8 SRAM
SRAM MEMORY ARRAY
AVAILABLE AS MILITARY
SPECIFICATIONS
•SMD 5962-88662
•SMD 5962-88552
•MIL-STD-883
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ1
DQ2
DQ3
V
SS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
MT5C2568
AS5C2568
SRAM
PIN ASSIGNMENT
(Top View)
28-PIN SOJ (DCJ)
28-Pin DIP (C, CW)
V
CC
WE\
A13
A8
A9
A11
OE\
A10
CE\
DQ8
DQ7
DQ6
DQ5
DQ4
32-Pin LCC (ECW)
4 3 2 1 32 31 30
FEATURES
Access Times: 12, 15, 20, 25, 35, 45, 55, 70, & 100ns
Battery Backup: 2V data retention
Low power standby
High-performance, low-power CMOS double-metal process
Single +5V (+10%) Power Supply
Easy memory expansion with CE\
All inputs and outputs are TTL compatible
A6
A5
A4
A3
A2
A1
A0
NC
DQ1
5
6
7
8
9
10
11
12
13
A7
A12
A14
NC
V
CC
WE\
A13
29
28
27
26
25
24
23
22
21
A8
A9
A11
NC
OE\
A10
CE\
DQ8
DQ7
14 15 16 17 18 19 20
OPTIONS
Timing
12ns access
1
15ns access
1
20ns access
25ns access
35ns access
45ns access
55ns access
2
70ns access
2
100ns access
Package(s)
3
Ceramic DIP (300 mil)
Ceramic DIP (600 mil)
Ceramic LCC (28 leads)
Ceramic LCC (32 leads)
Ceramic Flat Pack
Ceramic SOJ
Operating Temperature Ranges
Military -55
o
C to +125
o
C
Industrial -40
o
C to +85
o
C
• 2V data retention/low power
MARKING
-12
-15
-20
-25
-35
-45
-55
-70
-100
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ1
DQ2
DQ3
V
SS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28-Pin Flat Pack (F)
28
27
26
25
24
23
22
21
20
19
18
17
16
15
V
CC
WE\
A13
A8
A9
A11
OE\
A10
CE\
DQ8
DQ7
DQ6
DQ5
DQ4
3 2 1 28 27
A6
A5
A4
A3
A2
A1
A0
DQ1
DQ2
4
5
6
7
8
9
10
11
12
A7
A12
A14
V
CC
WE\
26
25
24
23
22
21
20
19
18
DQ2
DQ3
V
SS
NC
DQ4
DQ5
DQ6
28-Pin LCC (EC)
A13
A8
A9
A11
OE\
A10
CE\
DQ8
DQ7
13 14 15 16 17
C
CW
EC
ECW
F
DCJ
No. 108
No. 110
No. 204
No. 208
No. 302
No. 500
GENERAL DESCRIPTION
The Austin Semiconductor SRAM family employs
high-speed, low power CMOS designs using a four-transistor
memory cell. These SRAMs are fabricated using double-layer
metal, double-layer polysilicon technology.
For flexibility in high-speed memory applications,
Austin Semiconductor offers chip enable (CE\) and output
enable (OE\) capability. These enhancements can place the
outputs in High-Z for additional flexibility in system design.
Writing to these devices is accomplished when write
enable (WE\) and CE\ inputs are both LOW. Reading is
accomplished when WE\ remains HIGH and CE\ and OE\ go
LOW. The device offers a reduced power standby mode when
disabled. This allows system designs to achieve low standby
power requirements.
The “L” version provides a battery backup/low
voltage data retention mode, offering 2mW maximum power
dissipation at 2 volts. All devices operate from a single +5V
power supply and all inputs and outputs are fully TTL
compatible.
XT
IT
L
NOTES:
1. -12 available in IT only.
2. Electrical characteristics identical to those provided for the
45ns access devices.
3. Plastic SOJ (DJ Package) is available on the AS5C2568 datasheet.
For more products and information
please visit our web site at
www.austinsemiconductor.com
MT5C2568 / AS5C2568
Rev. 4.5 06/05
Austin Semiconductor, Inc. reserves the right to change products or specifications without notice.
1
DQ3
V
SS
DQ4
DQ5
DQ6

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号