EEWORLDEEWORLDEEWORLD

Part Number

Search

MPC8533EHXANGB

Description
PowerQUICC™ III Integrated Processor Hardware Specifications
File Size1MB,116 Pages
ManufacturerFREESCALE (NXP)
Download Datasheet View All

MPC8533EHXANGB Overview

PowerQUICC™ III Integrated Processor Hardware Specifications

Freescale Semiconductor
Technical Data
Document Number: MPC8533EEC
Rev. 3, 11/2009
MPC8533E PowerQUICC™ III
Integrated Processor
Hardware Specifications
1
MPC8533E Overview
Contents
MPC8533E Overview . . . . . . . . . . . . . . . . . . . . . . . . . 1
Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . 8
Power Characteristics . . . . . . . . . . . . . . . . . . . . . . . . 13
Input Clocks . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
RESET Initialization . . . . . . . . . . . . . . . . . . . . . . . . . 16
DDR and DDR2 SDRAM . . . . . . . . . . . . . . . . . . . . . 17
DUART . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
Enhanced Three-Speed Ethernet (eTSEC),
MII Management . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
Ethernet Management Interface Electrical
Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
Local Bus . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40
Programmable Interrupt Controller . . . . . . . . . . . . . 51
JTAG . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52
I
2
C . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54
GPIO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57
PCI . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58
High-Speed Serial Interfaces (HSSI) . . . . . . . . . . . . 60
PCI Express . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70
Package Description . . . . . . . . . . . . . . . . . . . . . . . . . 78
Clocking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 90
Thermal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 93
System Design Information . . . . . . . . . . . . . . . . . . 102
Device Nomenclature . . . . . . . . . . . . . . . . . . . . . . . 111
Document Revision History . . . . . . . . . . . . . . . . . . 114
This section provides a high-level overview of MPC8533E
features.
Figure 1
shows the major functional units within
the device.
1.1
Key Features
1.
2.
3.
4.
5.
6.
7.
8.
9.
10.
11.
12.
13.
14.
15.
16.
17.
18.
19.
20.
21.
22.
23.
The following list provides an overview of the device feature
set:
• High-performance 32-bit Book E–enhanced core
built on Power Architecture™ technology:
— 32-Kbyte L1 instruction cache and 32-Kbyte L1
data cache with parity protection. Caches can be
locked entirely or on a per-line basis, with
separate locking for instructions and data.
— Signal-processing engine (SPE) APU (auxiliary
processing unit). Provides an extensive
instruction set for vector (64-bit) integer and
fractional operations. These instructions use both
the upper and lower words of the 64-bit GPRs as
they are defined by the SPE APU.
© Freescale Semiconductor, Inc., 2008, 2009. All rights reserved.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号