EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8161Z36DGD-333VT

Description
ZBT SRAM, 512KX36, 5ns, CMOS, PBGA165, ROHS COMPLIANT, FPBGA-165
Categorystorage    storage   
File Size506KB,36 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS8161Z36DGD-333VT Overview

ZBT SRAM, 512KX36, 5ns, CMOS, PBGA165, ROHS COMPLIANT, FPBGA-165

GS8161Z36DGD-333VT Parametric

Parameter NameAttribute value
MakerGSI Technology
Parts packaging codeBGA
package instructionLBGA,
Contacts165
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time5 ns
Other featuresFLOW THROUGH AND PIPELINED ARCHITECTURE, ALSO OPERATES AT 2.5V
JESD-30 codeR-PBGA-B165
length15 mm
memory density18874368 bit
Memory IC TypeZBT SRAM
memory width36
Number of functions1
Number of terminals165
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize512KX36
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width13 mm
GS8161ZxxD(GT/D)-xxxV
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
333 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, 36Mb, 72Mb and
144Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard 165-bump BGA package
• RoHS-compliant 100-pin TQFP and BGA packages available
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8161ZxxD(GT/D)-xxxV may be configured by the user
to operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising-edge-triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8161ZxxD(GT/D)-xxxV is implemented with GSI's
high performance CMOS technology and is available in
JEDEC-standard 165-bump FP-BGA package.
Functional Description
The GS8161ZxxD(GT/D)-xxxV is an 18Mbit Synchronous
Static SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL
or other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
-333
3.0
3.0
305
360
5.0
5.0
235
265
-250
3.0
4.0
245
285
5.5
5.5
215
245
-200
3.0
5.0
205
235
6.5
6.5
205
225
-150
3.8
6.7
175
195
7.5
7.5
190
205
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03b 9/2013
1/36
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
How does TTL inverter work?
I would like to ask why Vcc cannot provide base current to T2 and T3 through Rb1 and the collector junction of T1 when the input v1 is low?...
hello_AI Analog electronics
Giant microbit (giga:bit)
A giant microbit (giga:bit) DIYed by foreign netizens [url]https://forum.micropython.org/viewtopic.php?t=5607&p=32308[/url]...
dcexpert MicroPython Open Source section
Renesas CPK-RA6M4 Development Board Review + Unboxing and Building Environment
The Renesas CPK-RA6M4 development board I applied for has been received. Let’s take a look at the unboxing and environment building process.The first time I saw a development board, the entire manual ...
流行科技 Renesas Electronics MCUs
Has anyone used the ionizing radiation sensor module? Discuss some technical issues
Has anyone used the ionizing radiation sensor module? Discuss some technical issues...
516750565 Sensor
RS-485 communication interface encoder
CUI Devices' RS-485 encoders use a fast position safety protocol that allows the encoder to actively respond to position within one byte. Referring to the OSI model application layer of the RS485 stan...
成都亿佰特 Programming Basics
FPGA Implementation of Fully Parallel FFT
...
至芯科技FPGA大牛 FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号