EEWORLDEEWORLDEEWORLD

Part Number

Search

530JA111M000DG

Description
CMOS Output Clock Oscillator, 111MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530JA111M000DG Overview

CMOS Output Clock Oscillator, 111MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530JA111M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency111 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS
physical size7.0mm x 5.0mm x 1.85mm
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
OPPO lays off 20% of its employees?
Recently, there are rumors that a domestic first-tier mobile phone brand will lay off 20% of its employees in the second half of the year. Many people believe that the domestic first-tier mobile phone...
eric_wang Talking about work
[Allwinner V853 heterogeneous multi-core AI intelligent vision development board review] Simple unboxing
First of all, I would like to thank the manufacturer and eeworld for their activities. The official homepage for the development board and chip information is very detailed https://v853.docs.aw-ol.com...
dql2016 Domestic Chip Exchange
CCS5.5.0 compilation problem: "different version of compiler"
Compilation warning: This project was created using a version of compiler that is not currently installed: 6.0.3 [C2000]. Another version of the compiler will be used during build: 6.2.0. Please insta...
火辣西米秀 Microcontroller MCU
PSRAM Usage Instructions for GW1NR-9K
The development board uses GW1NNR-LV9LQ144PC6/I5 FPGA device. It has the characteristics of low power consumption, instant start, high security, low cost, and convenient expansion. This development bo...
lichenllin Domestic Chip Exchange
SiC market is growing rapidly
According to an earlier report by Yole, an internationally renowned analysis agency, the SiC market will usher in rapid growth, driven by strong demand for automotive applications, especially in EV ma...
兰博 RF/Wirelessly
[Sipeed LicheeRV 86 Panel Review] Homemade CKLink-lite debugger, debugging D1 bare metal programming
[i=s]This post was last edited by mars4zhu on 2022-4-19 11:53[/i]Homemade CKLink-lite debugger to debug D1 bare metal programmingsummary: I used an STM32F103 development board (the most common miniSTM...
mars4zhu Domestic Chip Exchange

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号