HD66717
(Low-Power Dot-Matrix Liquid Crystal Display Controller/Driver)
ADE-207-307(Z)
'99.9
Rev. 0.0
Description
The HD66717 dot-matrix liquid crystal display controller and driver LSI displays alphanumerics, katakana,
hiragana, and symbols. It can be configured to drive a dot-matrix liquid crystal display under the control of
an I
2
C bus, a clock-synchronized serial, or a 4- or 8-bit microprocessor. A single HD66717 is capable of
displaying a maximum of four 12-character lines, 40 segments, and 10 annunciators. The HD66717
incorporates all the functions required for driving a dot-matrix liquid crystal display such as display RAM,
character generator, and liquid crystal drivers, and a booster for LCD power supply.
The HD66717 provides various functions to reduce the power consumption of an LCD system such as low-
voltage operation of 2.4V or less, a booster for generating a maximum of triple LCD drive voltage from
the supplied voltage, and voltage-followers for decreasing the direct current flow in the LCD drive bleeder-
resistors. Combining these hardware functions with software functions such as standby and sleep modes
allows a fine power control. The HD66717, with the above functions, is suitable for any portable battery-
driven product requiring long-term driving capabilities and small size.
Features
•
5
×
8-dot matrix LCD drive
•
Four 12-character lines, 40 segments, and 10 annunciators
•
Low-power operation support:
2.4 to 5.5V (low voltage)
Double or triple booster for liquid crystal drive voltage
Electron volume function and voltage-followers for decreasing the direct current flow in the LCD
drive bleeder-resistors
Standby mode and sleep mode
Displays up to 10 static annunciators
•
I
2
C bus or clock-synchronized serial interface; 4- or 8-bit parallel bus interface
•
60
×
8-bit display data RAM (60 characters max)
•
9,600-bit character generator ROM
240 characters (5
×
8 dots)
1
HD66717
•
32
×
5-bit character generator RAM
4 characters (5
×
8 dots)
•
8
×
5-bit segment RAM
40 segment-icons and marks max
•
60-segment
×
34-common liquid crystal display driver
•
Programmable display sizes and duty ratios (see List1)
•
Vertical smooth scroll
•
Double-height display
•
Wide range of instruction functions:
Display clear, display on/off, icon and mark control, character blink, white-black inverting blinking
cursor, icon and mark blink, cursor home, cursor on/off, white-black inverting raster-row
•
Hardware reset
•
Internal oscillation with an external resistor
•
Wide range of LCD drive voltages
3.0V to 13.0V
•
Slim chip with/without bump (for COB) and tape carrier package (TCP)
List 1
Programmable Display Sizes and Duty Ratios
Oscillation
Frequency
40 kHz
80 kHz
120 kHz
160 kHz
Current
Consumption
8
µA
15
µA
23
µA
30
µA
Multi-plexed-Drive
Segments
40
40
40
40
Static-Drive
Annunciators
10
10
10
10
Display Size
1 line
×
12
characters
2 lines
×
12
characters
3 lines
×
12
characters
4 lines
×
12
characters
Duty Ratio
1/10
1/18
1/26
1/34
Note: Current consumption excludes that for LCD power supply source; V
CC
= 3V.
2
HD66717
Ordering Information
Type Name
HD66717A03TA0
HD66717A03TA1L
HD66717A03TA2L
HCD66717A03
HCD66717A03BP
HD66717LA03TA0
HCD66717LA03
HCD66717LA03BP
HD66717A13TA0L
HCD66717A13BP
HCD66717LA13BP
HD66717A02TA0L
HCD66717A02
HCD66717A02BP
HD66717A12TA0L
HCD66717A12BP
External Dimension
TCP-153
TCP-149
TCP-149
Bare chip
Au-bumped chip
TCP-153
Bare chip
Au-bumped chip
TCP-153
Au-bumped chip
Au-bumped chip
TCP-153
Bare chip
Au-bumped chip
TCP-153
Au-bumped chip
Up-side-down pattern of A02
Built-in Low power op-
amp.
European font
(ROM code : A02)
Built-in Low power op-
amp.
Built-in Low power op-
amp.
Built-in Low power op-
amp.
Up-side-down pattern of A03
1/4 bias driving
1/6 bias driving
Special spec.
Internal Font
Japanese and European fonts
3
HD66717
LCD-II Family Comparison
Item
Power supply voltage
LCD-II
(HD44780U)
2.7V to 5.5V
HD66702R
5V
±
10% (standard)
2.7V to 5.5V
(low voltage)
3.0V to 8.3V
20 characters
×
2 lines
HD66710
2.7V to 5.5V
HD66712U
2.7V to 5.5V
Liquid crystal drive
voltage
Maximum display -
characters per chip
3.0 to 11.0V
8 characters
×
2 lines
3.0 to 13.0V
16 characters
×
2 lines/
8 characters
×
4 lines
40
1/17 and 1/33
9,600 bits
(240 5-×-8 dot
characters)
2.7 to 11.0V
24 characters
×
2 lines/
12 characters
×
4 lines
60 (extended to 80)
1/17 and 1/33
9,600 bits
(240 5-×-8 dot
characters)
Segment display
Display duty ratio
CGROM
None
1/8, 1/11, and
1/16
9,920 bits
(208 5-×-8 dot
characters and
32 5-×-10 dot
characters)
64 bytes
80 bytes
None
40
16
A
External resistor
or external clock
270 kHz
±
30%
None
None
External
None
None
Independent
control signal
Internal reset
circuit
Impossible
Impossible
None
1/8, 1/11, and
1/16
7,200 bits
(160 5-×-7 dot
characters and
32 5-×-10 dot
characters)
64 bytes
80 bytes
None
100
16
B
External resistor
or external clock
320 kHz
±
30%
None
None
External
None
None
Independent
control signal
Internal reset
circuit
Impossible
Impossible
1 or 2
None
4 or 8 bits
144-pin FQFP2020
144-pin bare chip
CGRAM
DDRAM
SEGRAM
Segment signals
Common signals
Liquid crystal drive
waveform
Clock source
Rf oscillation frequency
Liquid crystal voltage
booster circuit
Liquid crystal drive
operational amplifier
Bleeder-resistor for liquid
crystal drive
Liquid crystal contrast
adjuster
Key scan circuit
Extension driver control
signal
Reset function
Horizontal smooth scroll
Vertical smooth scroll
64 bytes
80 bytes
8 bytes
40
33
B
External resistor
or external clock
270 kHz
±
30%
Double or triple
booster circuit
None
External
None
None
Used in common
with a driver
output pin
Internal reset
circuit
Dot unit
Impossible
1, 2, or 4
Low power mode
4 or 8 bits
100-pin QFP1420
100-pin TQFP1414
100-pin bare chip
64 bytes
80 bytes
16 bytes
60
34
B
External resistor
or external clock
270 kHz
±
30%
Double or triple
booster circuit
None
External
None
None
Independent
control signal
Internal reset
circuit or reset input
Dot unit and
line unit
Impossible
1, 2, or 4
Low power mode
Serial, 4, or 8 bits
128-pin TCP
128-pin bare chip
Number of displayed lines 1 or 2
Low power control
None
Bus interface
4 or 8 bits
Package
80-pin QFP1420
80-pin TQFP1414
80-pin bare chip
4
HD66717
LCD-II Family Comparison (cont)
Item
Power supply voltage
Liquid crystal drive
voltage
Maximum display
characters per chip
HD66720
2.7V to 5.5V
3.0 to 11.0V
10 characters
×
1 line/
8 characters
×
2 lines
42 (extended to 80)
1/9 and 1/17
9,600 bits
(240 5-×-8 dot
characters)
64 bytes
40 bytes
16 bytes
42
17
B
External resistor
or external clock
160 kHz
±
30%
HD66717
2.4V to 5.5V
3.0 to 13.0V
12 characters
×
1 line/2 lines/3 lines/4 lines
HD66727
2.4V to 5.5V
3.0 to 13.0V
12 characters
×
1 line/2 lines/3 lines/4 lines
Segment display
Display duty ratio
CGROM
40 (and 10 annunciators)
1/10, 1/18, 1/26, and 1/34
9,600 bits
(240 5-×-8 dot
characters)
32 bytes
60 bytes
8 bytes
60
34
B
External resistor
or external clock
1-line mode: 40 kHz
±
30%
2-line mode: 80 kHz
±
30%
3-line mode: 120 kHz
±
30%
4-line mode: 160 kHz
±
30%
Double or triple
booster circuit
Built-in for each V1 to V5
Internal 1/4 and 1/6 bias
resistors
Incorporated
None
None
Reset input
Impossible
Dot (raster-row) unit
1, 2, 3, or 4
Standby mode and
sleep mode
I
2
C, serial, 4, or 8 bits
Slim chip with/without bumps
TCP
40 (and 12 annunciators)
1/10, 1/18, 1/26, and 1/34
11,520 bits
(240 6-×-8 dot
characters)
32 bytes
60 bytes
8 bytes
60
34
B
External resistor
or external clock
1-line mode: 40 kHz
±
30%
2-line mode: 80 kHz
±
30%
3-line mode: 120 kHz
±
30%
4-line mode: 160 kHz
±
30%
Double or triple
booster circuit
Built-in for each V1 to V5
Internal 1/4 and 1/6 bias
resistors
Incorporated
4
×
8 = 32 keys
None
Reset input
Impossible
Dot (raster-row) unit
1, 2, 3, or 4
Standby mode and
sleep mode
I
2
C or clock-synchronized serial
Slim chip with/without bumps
TCP
CGRAM
DDRAM
SEGRAM
Segment signals
Common signals
Liquid crystal drive
waveform
Clock source
Rf oscillation frequency
Liquid crystal voltage
booster circuit
Liquid crystal drive
operational amplifier
Bleeder-resistor for liquid
crystal drive
Liquid crystal contrast
adjuster
Key scan circuit
Extension driver control
signal
Reset function
Horizontal smooth scroll
Vertical smooth scroll
Double or triple
booster circuit
None
External
None
5
×
6 = 30 keys
Independent
control signal
Internal reset
circuit or reset input
Dot unit and
line unit
Impossible
Number of displayed lines 1 or 2
Low power control
Low power mode and sleep
mode
Bus interface
Serial
Package
100-pin QFP1420
100-pin TQFP1414
100-pin bare chip
5