EEWORLDEEWORLDEEWORLD

Part Number

Search

QL8150--6PT196I

Description
FPGA, 640 CLBS, 188946 GATES, PBGA196, 12 X 12 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, TFBGA-196
CategoryProgrammable logic devices    Programmable logic   
File Size1MB,96 Pages
ManufacturerQuickLogic Corporation
Websitehttps://www.quicklogic.com
Download Datasheet Parametric View All

QL8150--6PT196I Overview

FPGA, 640 CLBS, 188946 GATES, PBGA196, 12 X 12 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, TFBGA-196

QL8150--6PT196I Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerQuickLogic Corporation
Parts packaging codeBGA
package instructionTFBGA,
Contacts196
Reach Compliance Codecompliant
Combined latency of CLB-Max1.4798 ns
JESD-30 codeS-PBGA-B196
JESD-609 codee0
length12 mm
Humidity sensitivity level3
Configurable number of logic blocks640
Equivalent number of gates188946
Number of terminals196
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize640 CLBS, 188946 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Package shapeSQUARE
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width12 mm
Eclipse II Family Data Sheet
• • • • • •
Ultra-Low Power FPGA Combining Performance, Density, and
Embedded RAM
Device Highlights
Flexible Programmable Logic
• As low as 14 µA standby current
• 0.18 µm, six layer metal CMOS process
• 1.8 V VCC, 1.8/2.5/3.3 V drive capable I/O
• Up to 4,002 dedicated flip-flops
• Up to 55.3 K embedded SRAM bits
• Up to 310 I/O
• Up to 335 user available pins
• Up to 320 K system gates
• IEEE 1149.1 boundary scan testing compliant
Advanced Clock Network
• Multiple dedicated low skew clock networks
• High drive input-only networks
• Quadrant-based segmentable clock networks
• User programmable Phase Locked Loops (PLL)
Embedded Computational Units
(ECUs)
Hardwired DSP building blocks with integrated
Multiply, Add, and Accumulate functions.
Security Features
The QuickLogic products come with secure
ViaLink® technology that protects intellectual
property from design theft and reverse engineering.
No external configuration memory needed;
instant-on at power-up.
Figure 1: Eclipse II Block Diagram
PLL
Embedded RAM Blocks
Embeded Computational Units
PLL
Embedded Dual Port SRAM
• Up to twenty-four 2,304 bit dual port high
performance SRAM blocks
• RAM/ROM/FIFO wizard for automatic
configuration
• Configurable and cascadable aspect ratio
Programmable I/O
• High performance I/O cell
• Programmable slew rate control
• Programmable I/O standards:
LVTTL, LVCMOS, LVCMOS18, PCI, GTL+,
SSTL2, and SSTL3
Independent I/O banks capable of supporting
multiple standards in one device
I/O register configurations: Input, Output,
Output Enable (OE)
PLL
Fabric
Embedded RAM Blocks
PLL
© 2007 QuickLogic Corporation
www.quicklogic.com
1
Sincerely looking for touch slider chip
Sincerely looking to buy touch slider chips, please don't bother if you don't have stock!The most ideal touch slider chip model: Bandai WTC401SPI-LIf the above models are not available, a touch slider...
ligang1985 Buy&Sell
【BearPi-HM Micro】V. Using HDF driver framework to realize LED flashing
[i=s]This post was last edited by Digital Leaf on 2022-4-19 08:26[/i]The HDF (Hardware Driver Foundation) driver framework provides driver developers with driver framework capabilities, including driv...
数码小叶 Linux and Android
[ESP32-S2-Kaluga-1 Review] 1. Click on the screen?
[i=s]This post was last edited by RCSN on 2020-7-21 11:19[/i]The author has actually been thinking about this board for a long time, and there happened to be this review activity on the forum, so he a...
RCSN Domestic Chip Exchange
Looking for a chip
Under the ZIGBEE protocol, the data transmission rate is greater than 100Kbps and the communication distance is greater than 100m, forming a wireless sensor network....
WANGMNG TI Technology Forum
[Xingkong Board Python Programming Learning Main Control Board] Part 3: Comparison of Several Programming Methods Recommended by Xingkong Board
[i=s]This post was last edited by Digital Leaf on 2022-11-7 21:46[/i]Xingkongban officially recommends five programming methods: Mind+, Jupyter, Thonny, SSH connection, and VScode. Try each one in tur...
数码小叶 Embedded System
Blog post: How to design high voltage system solutions with higher reliability, smaller size and lower cost
High voltage industrial and automotive systems such as factory automation equipment, grid infrastructure applications, motor drives, and electric vehicles (EVs) can generate hundreds to thousands of v...
qwqwqw2088 Power technology

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号