EEWORLDEEWORLDEEWORLD

Part Number

Search

SDC-14566-274

Description
Synchro or Resolver to Digital Converter, Hybrid, 1.900 X 0.780 INCH, 0.210 INCH HEIGHT, DOUBLE WIDTH, KOVAR, DIP-36
CategoryAnalog mixed-signal IC    converter   
File Size517KB,17 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

SDC-14566-274 Overview

Synchro or Resolver to Digital Converter, Hybrid, 1.900 X 0.780 INCH, 0.210 INCH HEIGHT, DOUBLE WIDTH, KOVAR, DIP-36

SDC-14566-274 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerData Device Corporation
Parts packaging codeDIP
package instructionQIP,
Contacts36
Reach Compliance Codecompliant
ECCN codeEAR99
Other featuresBUILT-IN-TEST; PROGRAMMABLE RESOLUTION; ALSO REQUIRES A +5V NOMINAL SUPPLY
Maximum analog input voltage11.8 V
Maximum angular accuracy2.3 arc min
Converter typeSYNCHRO OR RESOLVER TO DIGITAL CONVERTER
JESD-30 codeR-XDIP-P36
JESD-609 codee0
length48.13 mm
Maximum negative supply voltage-15.75 V
Minimum negative supply voltage-14.25 V
Nominal negative supply voltage-15 V
Number of digits16
Number of functions1
Number of terminals36
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialUNSPECIFIED
encapsulated codeQIP
Package shapeRECTANGULAR
Package formIN-LINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height5.69 mm
Signal/output frequency1000 Hz
Maximum supply voltage15.75 V
Minimum supply voltage14.25 V
Nominal supply voltage15 V
surface mountNO
technologyHYBRID
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD
Terminal formPIN/PEG
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Maximum tracking rate2.5 rps
width15.24 mm
Make sure the next
Card you purchase
has...
TM
SDC-14560
SYNCHRO-TO-DIGITAL CONVERTER
FEATURES
DESCRIPTION
The SDC-14560 is a series of high-reliability Synchro or Resolver-to-
Digital (S/R-D) converters with user-programmable resolution of 10,
12, 14, or 16 bits. Other features of the SDC-14560 are high-quality
velocity output and hermetic seal.
User-programmable resolution has been designed into the SDC-
14560 to increase the capabilities of modern motion control systems.
The precise positioning attained at 16-bit resolution and fast tracking
of a 10-bit device are now available from one 36- pin double DIP
hybrid. Velocity output (VEL) from the SDC-14560 is a ground-based
voltage of 0 to ±10 VDC with a linearity to 0.7%. Output voltage is
positive for an increasing angle.
The SDC-14560 series accepts broadband inputs: 360 Hz to 1 kHz, or
47 Hz to 1 kHz. The digital angle output from the SDC-14560 is a
natural binary code, parallel positive logic and is TTL/CMOS compat-
ible. Synchronization to a computer is accomplished via a converter
busy (CB) and an inhibit (
INH
) input.
Programmable Resolution:
10, 12, 14 or 16 Bits
High-Quality Velocity Output
Eliminates Tachometer
Accuracy to ±1.3 Arc Minutes
Small Size
Synchro or Resolver Input
Synthesized Reference
Eliminates 180° Lock-Up
Control Transformer Mode
APPLICATIONS
Because of its high reliability, accuracy, small size, and low power consump-
tion,
the SDC-14560 is ideal for the most stringent and severe indus-
trial and military ground or avionics applications. All models are avail-
able with MIL-PRF-38534 processing as a standard option.
Designed with three-state output, the SDC-14560 is especially well
suited for use with computer-based systems. Among the many possi-
ble applications are radar and navigation systems, fire control sys-
tems, flight instrumentation, and flight trainers or simulators.
FOR MORE INFORMATION CONTACT:
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7771
All trademarks are the property of their respective owners.
©
®
1987, 1999 Data Device Corporation
Inductosyn is a registered trademark of Farrand Controls Corporation
[Share] I am leaving for my future father-in-law’s house, please bless me
Hey guys, I'm going to visit my future father-in-law's house. What if my father-in-law is not happy? Is there any remedy?...
吾妻思萌 Talking
[Tuya Sandwich Wi-Fi & BLE SoC NANO main control board trial] Development environment construction based on docker
[i=s]This post was last edited by HonestQiao on 2022-7-3 22:33[/i]My daily working environment is macos, and the development environment of Tuya needs to be built under Linux. I tried to install the a...
HonestQiao RF/Wirelessly
Arrow Electronics Online Seminar: Intel FPGA Deep Learning Acceleration Technology Live Data Collection
Live broadcast collection Arrow Electronics Online Seminar: Intel FPGA Deep Learning Acceleration TechnologyLive playback:Click to watchLive Documentation: Click to downloadLive QA:Questioner Question...
EEWORLD社区 FPGA/CPLD
Principles of Component Screening in Circuits
01 The necessity of component screeningThe inherent reliability of electronic components depends on the reliability design of the product. Therefore, before installing electronic components on a machi...
qwqwqw2088 Analogue and Mixed Signal
Development Language Community Rankings
https://www.zdnet.com/article/top-programming-languages-most-popular-and-fastest-growing-choices-for-developers/...
dcexpert Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号