EEWORLDEEWORLDEEWORLD

Part Number

Search

ALTI-67203V-60

Description
FIFO, 2KX9, 60ns, Asynchronous, CMOS, PDSO28, 0.300 INCH, PLASTIC, SOL-28
Categorystorage    storage   
File Size146KB,16 Pages
ManufacturerTEMIC
Websitehttp://www.temic.de/
Download Datasheet Parametric View All

ALTI-67203V-60 Overview

FIFO, 2KX9, 60ns, Asynchronous, CMOS, PDSO28, 0.300 INCH, PLASTIC, SOL-28

ALTI-67203V-60 Parametric

Parameter NameAttribute value
MakerTEMIC
package instruction0.300 INCH, PLASTIC, SOL-28
Reach Compliance Codeunknown
Maximum access time60 ns
period time75 ns
JESD-30 codeR-PDSO-G28
memory density18432 bit
memory width9
Number of functions1
Number of terminals28
word count2048 words
character code2000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
organize2KX9
ExportableNO
Package body materialPLASTIC/EPOXY
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal formGULL WING
Terminal locationDUAL
MATRA MHS
L 67203/L 67204
2K
×
9 & 4K
×
9 / 3.3 Volts CMOS Parallel FIFO
Introduction
The L67203/204 implement a first-in first-out algorithm,
featuring asynchronous read/write operations. The FULL
and EMPTY flags prevent data overflow and underflow.
The Expansion logic allows unlimited expansion in word
size and depth with no timing penalties. Twin address
pointers automatically generate internal read and write
addresses, and no external address information are
required for the MHS FIFOs. Address pointers are
automatically incremented with the write pin and read
pin. The 9 bits wide data are used in data communications
applications where a parity bit for error checking is
necessary. The Retransmit pin resets the Read pointer to
zero without affecting the write pointer. This is very
useful for retransmitting data when an error is detected in
the system.
Using an array of eigh transistors (8 T) memory cell and
fabricated with the state of the art 1.0
µm
lithography
named SCMOS, the L 67203/204 combine an extremely
low standby supply current (typ = 1.0
µA)
with a fast
access time at 55 ns over the full temperature range. All
versions offer battery backup data retention capability
with a typical power consumption at less than 5
µW.
For military/space applications that demand superior
levels of performance and reliability the L 67203/204 is
processed according to the methods of the latest revision
of the MIL STD 883 (class B or S) and/or ESA SCC 9000.
Features
First-in first-out dual port memory
Single supply 3.3
±
0.3 volts
2048
×
9 organisation (L 67203)
4096
×
9 organisation (L 67204)
Fast access time
Commercial, industrial automotive and military :
55, 60, 65 ns
D
Wide temperature range : – 55
°C
to + 125
°C
D
67203L/204L low power
67203V/204V very low power
D
D
D
D
D
D
D
D
D
D
D
D
D
Fully expandable by word width or depth
Asynchronous read/write operations
Empty, full and half flags in single device mode
Retransmit capability
Bi-directional applications
Battery back-up operation 2 V data retention
TTL compatible
High performance SCMOS technology
Rev. C (10/11/94)
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号