EEWORLDEEWORLDEEWORLD

Part Number

Search

MT57W2MH8BF-3

Description
DDR SRAM, 2MX8, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165
Categorystorage    storage   
File Size495KB,24 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Download Datasheet Parametric View All

MT57W2MH8BF-3 Overview

DDR SRAM, 2MX8, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165

MT57W2MH8BF-3 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerMicron Technology
Parts packaging codeBGA
package instruction13 X 15 MM, 1 MM PITCH, FBGA-165
Contacts165
Reach Compliance Codenot_compliant
ECCN code3A991.B.2.A
Maximum access time0.45 ns
Other featuresPIPELINED ARCHITECTURE
Maximum clock frequency (fCLK)333 MHz
I/O typeCOMMON
JESD-30 codeR-PBGA-B165
JESD-609 codee0
length15 mm
memory density16777216 bit
Memory IC TypeDDR SRAM
memory width8
Number of functions1
Number of terminals165
word count2097152 words
character code2000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize2MX8
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE
Parallel/SerialPARALLEL
power supply1.5/1.8,1.8 V
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum standby current0.255 A
Minimum standby current1.7 V
Maximum slew rate0.525 mA
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width13 mm
ADVANCE
2 MEG x 8, 1 MEG x 18, 512K x 36
1.8V V
DD
, HSTL, DDRIIb2 SRAM
18Mb
DDRII CIO SRAM
2-Word Burst
FEATURES
• 18Mb Density (2 Meg x 8, 1 Meg x 18, 512K x 36)
• DLL circuitry for wide-output, data valid window
and future frequency scaling
• Pipelined, double-data rate operation
• Common data input/output bus
• Fast clock to valid data times
• Full data coherency, providing most current data
• Two-tick burst for low DDR transaction size
• Permits up to one new data request per clock cycle
• Two input clocks (K and K#) for precise DDR timing
at clock rising edges only
• Two output clocks (C and C#) for precise flight time
and clock skew matching—clock and data delivered
together to receiving device
• Simple control logic for easy depth expansion
• Internally self-timed, registered writes
• +1.8V core and HSTL I/O
• Clock-stop capability with
ms
restart
• 13 x 15mm, 1mm pitch, 11 x 15 grid FBGA package
• User programmable impedance output
• JTAG boundary scan
MT57W2MH8B
MT57W1MH18B
MT57W512H36B
165-BALL FBGA
GENERAL DESCRIPTION
The Micron® DDRII (Double Data Rate) synchro-
nous, pipelined, burst SRAM employs high-speed, low-
power CMOS designs using an advanced 6T CMOS pro-
cess. The DDR SRAM integrates an SRAM core with ad-
vanced synchronous peripheral circuitry and a burst
counter. All synchronous inputs pass through registers
controlled by an input clock pair (K and K#) and are
latched on the rising edge of K and K#. The synchronous
inputs include all addresses, all data inputs, active LOW
load (LD#), read/write (R/W#), and active LOW byte writes
or nybble writes (BWx# or NWx#). Write data is registered
on the rising edges of both K and K#. Read data is driven
on the rising edge of C and C# if provided, or on the rising
edge of K and K#, if C and C# are not provided.
Asynchronous inputs include impedance match (ZQ).
Synchronous data outputs (Q, sharing the same physical
pins as the data inputs D) are tightly matched to the
output data clocks C and C#, eliminating the need for
separately capturing data from each individual DDR
SRAM in the system design.
Additional write registers are incorporated to enhance
pipelined WRITE cycles and reduce READ-to-WRITE turn-
around time. WRITE cycles are self-timed.
OPTIONS
• Clock Cycle Timing
3ns (333 MHz)
3.3ns (300 MHz)
4ns (250 MHz)
5ns (200MHz)
6ns (167 MHz)
7.5ns (133 MHz)
• Configurations
2 Meg x 8
1 Meg x 18
512K x 36
• Package
165-ball, 13mm x 15mm FBGA
MARKING
-3
-3.3
-4
-5
-6
-7.5
MT57W2MH8B
MT57W1MH18B
MT57W512H36B
F
VALID PART NUMBERS
PART NUMBER
MT57W2MH8BF-xx
MT57W1MH18BF-xx
MT57W512H36BF-xx
DESCRIPTION
2 Meg x 8, DDRIIb2 FBGA
1 Meg x 18, DDRIIb2 FBGA
512K x 36, DDRIIb2 FBGA
18Mb 1.8V V
DD
, HSTL, DDRIIb2 SRAM
MT57W1MH18B_3.p65 – Rev. 3, Pub. 12/01
1
©2001, Micron Technology, Inc.
AND SPECIFICATIONS DISCUSSED HEREIN ARE FOR EVALUATION AND REFERENCE PURPOSES ONLY AND ARE SUBJECT TO CHANGE
BY MICRON WITHOUT NOTICE. PRODUCTS ARE ONLY WARRANTED BY MICRON TO MEET MICRON’S PRODUCTION DATA SHEET SPECIFICATIONS.
PRODUCTS

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号