EEWORLDEEWORLDEEWORLD

Part Number

Search

TRU050-GKCHA-16M7770000

Description
Phase Locked Loop, CDSO16, SMD-16
CategoryAnalog mixed-signal IC    The signal circuit   
File Size427KB,14 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Environmental Compliance
Download Datasheet Parametric View All

TRU050-GKCHA-16M7770000 Overview

Phase Locked Loop, CDSO16, SMD-16

TRU050-GKCHA-16M7770000 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerMicrosemi
package instructionSMD-16
Reach Compliance Codecompliant
Analog Integrated Circuits - Other TypesPHASE LOCKED LOOP
JESD-30 codeR-CDSO-G16
JESD-609 codee4
length20.32 mm
Humidity sensitivity level1
Number of functions1
Number of terminals16
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height4.69 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceGold (Au) - with Nickel (Ni) barrier
Terminal formGULL WING
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperature40
width7.88 mm
TRU050
Complete VCXO based Phase-Locked Loop
Features
Output Frequencies to 65.536 MHz
5.0 V or 3.3Vdc Operation
Tri-State Output
Holdover on Loss of Signal Alarm
VCXO with CMOS Outputs
0/70° or –40/85° Temperature Range
C
Ceramic SMD Package
RoHS/Lead Free Compliant Versions
The TRU050, VCXO based PLL
Description
The VI TRU050 is a user-configurable crystal-based
PLL integrated circuit. It includes a digital phase
detector, op-amp, VCXO and additional integrated
functions for use in digital synchronization
applications. Loop filter software is available as well
SPICE models for circuit simulation.
Applications
Frequency Translation
Clock Smoothing
NRZ Clock Recovery
DSLAM, ADM, ATM, Aggregation, Optical
Switching/Routing, Base Station
Low Jitter PLL’s
Figure 1. TRU050 Block Diagram
Vectron International, 267 Lowell Rd, Unit 102, Hudson NH 03051-4916
Page 1 of 14
Tel: 1-88-VECTRON-1
Web:
www.vectron.com
Rev:
4/12/2016

Recommended Resources

Free review: National Technology low power series, N32L43x is now available for testing
Development board model: N32L43XRL_STB (5 sets in total) From: National Technology The main MCU chip model of the N32L43XRL_STB development board is N32L436RBL7 from National Technology, with LQFP64 p...
EEWORLD社区 Domestic Chip Exchange
DSP interrupt system and its application
1 Interrupt Overview1.1 Interrupt Response Mechanism and ClassificationWhen the CPU is processing a normal program, it is sometimes required to process tasks with higher requirements, so it has to int...
fish001 DSP and ARM Processors
FPGA Simplified Design Method Classic Case 3
FPGA Simplified Design Method Classic Case 3Classic case of minimalist design method 3Case 3. When receiving en1=1 , dout generates a high-level pulse of 3 clock cycles; when receiving en2==1 , dout g...
mdy-吴伟杰 FPGA/CPLD
MSP430G2553 interrupt processing function
[size=4]Interrupt handling function[/size] [size=4] [/size] [size=4]Process LED program in the interrupt handling function[/size] [size=4] [/size] [size=4]Compiler instructions[/size] [size=4]#pragma ...
Jacktang Microcontroller MCU
In the second week after returning to work, I received: resignation form and notice of termination of labor contract!
[i=s]This post was last edited by yhyworld on 2020-3-31 16:29[/i]The company resumed work on March 16.On Tuesday of the second week after resuming work (March 24), shortly after I went to work in the ...
yhyworld Talking about work
"Intel SoC FPGA Learning Experience" + Three mmap Examples in Eclipse under Linux
[i=s]This post was last edited by STM32F103 on 2019-6-2 22:23[/i] I referred to the mmap development driver application in Xiaomei's video tutorial. Since I use the DE10-Nano board, I made three corre...
STM32F103 FPGA/CPLD

Popular Articles

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号