EEWORLDEEWORLDEEWORLD

Part Number

Search

TRU050-GGLHA-47M4570000

Description
Phase Locked Loop, CDSO16
CategoryAnalog mixed-signal IC    The signal circuit   
File Size427KB,14 Pages
ManufacturerMicrochip
Websitehttps://www.microchip.com
Environmental Compliance
Download Datasheet Parametric View All

TRU050-GGLHA-47M4570000 Overview

Phase Locked Loop, CDSO16

TRU050-GGLHA-47M4570000 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerMicrochip
package instructionSMD-16
Reach Compliance Codecompliant
TRU050
Complete VCXO based Phase-Locked Loop
Features
Output Frequencies to 65.536 MHz
5.0 V or 3.3Vdc Operation
Tri-State Output
Holdover on Loss of Signal Alarm
VCXO with CMOS Outputs
0/70° or –40/85° Temperature Range
C
Ceramic SMD Package
RoHS/Lead Free Compliant Versions
The TRU050, VCXO based PLL
Description
The VI TRU050 is a user-configurable crystal-based
PLL integrated circuit. It includes a digital phase
detector, op-amp, VCXO and additional integrated
functions for use in digital synchronization
applications. Loop filter software is available as well
SPICE models for circuit simulation.
Applications
Frequency Translation
Clock Smoothing
NRZ Clock Recovery
DSLAM, ADM, ATM, Aggregation, Optical
Switching/Routing, Base Station
Low Jitter PLL’s
Figure 1. TRU050 Block Diagram
Vectron International, 267 Lowell Rd, Unit 102, Hudson NH 03051-4916
Page 1 of 14
Tel: 1-88-VECTRON-1
Web:
www.vectron.com
Rev:
4/12/2016
Analysis of the working principles of seven triode collector DC circuits 5
[b]5. Positive power supply PNP transistor collector DC circuit[/b][align=left][color=rgb(34, 34, 34)][font="]The figure below is a positive power supply PNP transistor collector DC circuit. Q1 in the...
tiankai001 Analog electronics
RS-232 to RS-485 converter for industrial long distance communication
Industrial data links that require RS-232 data transmission over long distances or between multiple RS-232 applications typically use RS-232 to RS-485 converters. Despite high signal swings up to ±13V...
qwqwqw2088 Analogue and Mixed Signal
Telecom FPGA Design Experience.pdf
Telecom FPGA Design Experience.pdf...
zxopenljx EE_FPGA Learning Park
Share Altium_Designer_Beta_19.1.5
[hide]Link: [url=https://pan.baidu.com/s/17ChdU_2zxUZTEL3IUO26-g]https://pan.baidu.com/s/17ChdU_2zxUZTEL3IUO26-g[/url] Extraction code: gxcj[/hide] [b]Supplementary content (2019-7-7 16:48):[/b] AD20 ...
dcexpert PCB Design
Confusion: Issues with LDO and LC filtering
[i=s]This post was last edited by qwqwqw2088 on 2021-11-18 08:09[/i]question:When using a power supply, the customer requires the output ripple to be as small as possible, but does not want to use LDO...
qwqwqw2088 Analogue and Mixed Signal
AD Design Tips
Mirror flip componentIt’s actually pretty simple, but there are a few things to note: 1. Switch the input method to English!!! 2. When the device is selected, hold down the left mouse button, the mous...
小魏哥哥 PCB Design

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号