EEWORLDEEWORLDEEWORLD

Part Number

Search

UT6325VCA

Description
Field Programmable Gate Array,
CategoryProgrammable logic devices    Programmable logic   
File Size910KB,33 Pages
ManufacturerAeroflex
Websitehttp://www.aeroflex.com/
Download Datasheet Parametric View All

UT6325VCA Overview

Field Programmable Gate Array,

UT6325VCA Parametric

Parameter NameAttribute value
MakerAeroflex
Reach Compliance Codeunknown
Standard Products
RadHard Eclipse FPGA Family (6250 and 6325)
Advanced Data Sheet
December, 2004
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
150 MHz 16-bit counters, 150 MHz datapaths, 60+ MHz
FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 usable system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with 100% utilization and 100% user fixed
I/O
Variable-grain logic cells provide high performance and
100% utilization
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, and
484 CLGA
Standard Microcircuit Drawing 5962-04229
- QML Q and V compliant part
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 usable system gates including
Dual-Port RadHard SRAM modules. It is fabricated on 0.25µm
five-layer metal ViaLink CMOS process and contains a
maximum of 1,536 logic cells and 24 dual-port RadHard SRAM
modules (see Figure 1 Block Diagram). Each RAM module has
2,304 RAM bits, for a maximum total of 55,300 bits. Please
reference product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). The RadHard Eclipse FPGA is available
in a 208-pin Cerquad Flatpack, allowing access to 99
bidirectional signal I/O, 1 dedicated clock, 8 programmable
clocks and 16 high drive inputs. Other package options include
a 288 CQFP, 484 CCGA and a 484 CLGA.
Designers can cascade multiple RAM modules to increase the
depth or width allowed in single modules by connecting
corresponding address lines together and dividing the words
between modules (see Figure 3). This approach allows a variety
of address depths and word widths to be tailored to a specific
application.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
RF PCB Design Tips
Successful RF design must pay careful attention to every step and every detail of the entire design process, which means that thorough and careful planning must be carried out at the beginning of the ...
2345 RF/Wirelessly
[Essential Tips for Job Hunting] Summary of Written Test Questions for Electronic Engineer Interviews
September and October are the golden months for graduates to find jobs. Facing the first job in life, people are both excited and worried. Every student hopes to enter a large company to gain experien...
arui1999 Download Centre
Design of full-speed USB interface for CC2531 chip
In the USB file, a group of devices with the same properties is defined, which is called a class. This allows the development of drivers for the class at the same time, which improves the reusability ...
Jacktang Wireless Connectivity
【Recruitment】Shenzhen-Two-hour work-Basic MSP430 knowledge
[i=s]This post was last edited by kostasep on 2021-11-5 17:20[/i]I am looking for an engineer with knowledge of burning firmware on msp430 mcu. He will burn the firmware on the pcb and send me photos....
kostasep Recruitment
EEWORLD University Hall ---- Principles of Automatic Control Xie Hongwei National University of Defense Technology
Principles of Automatic Control Xie Hongwei National University of Defense Technology : https://training.eeworld.com.cn/course/5327The course of automatic control principles at the National University...
抛砖引玉 Industrial Control Electronics
Over 200 CircuitPython Libraries
The CircuitPython community has reached a major milestone! There are now over 200 CircuitPython libraries!CircuitPython libraries are files designed to be used with CircuitPython code, and some librar...
dcexpert MicroPython Open Source section

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号