IC PHASE LOCKED LOOP, CDIP16, PLL or Frequency Synthesis Circuit
Parameter Name | Attribute value |
Maker | Renesas Electronics Corporation |
package instruction | , |
Reach Compliance Code | unknown |
Analog Integrated Circuits - Other Types | PHASE LOCKED LOOP |
JESD-30 code | R-CDIP-T16 |
Number of functions | 1 |
Number of terminals | 16 |
Maximum operating temperature | 125 °C |
Minimum operating temperature | -55 °C |
Package body material | CERAMIC, METAL-SEALED COFIRED |
Package shape | RECTANGULAR |
Package form | IN-LINE |
Certification status | Not Qualified |
Maximum supply voltage (Vsup) | 5.5 V |
Minimum supply voltage (Vsup) | 4.5 V |
Nominal supply voltage (Vsup) | 5 V |
surface mount | NO |
technology | CMOS |
Temperature level | MILITARY |
Terminal form | THROUGH-HOLE |
Terminal location | DUAL |