EEWORLDEEWORLDEEWORLD

Part Number

Search

UTQ512UEA

Description
Standard SRAM, 512KX8, 25ns, CMOS, CDFP36, BOTTOM BRAZED, CERAMIC, FP-36
Categorystorage    storage   
File Size159KB,15 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

UTQ512UEA Overview

Standard SRAM, 512KX8, 25ns, CMOS, CDFP36, BOTTOM BRAZED, CERAMIC, FP-36

UTQ512UEA Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeDFP
package instructionDFP,
Contacts36
Reach Compliance Codeunknown
ECCN code3A991.B.2.A
Maximum access time25 ns
JESD-30 codeR-CDFP-F36
memory density4194304 bit
Memory IC TypeSTANDARD SRAM
memory width8
Number of functions1
Number of terminals36
word count524288 words
character code512000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
organize512KX8
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum seat height3.048 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationDUAL
width12.192 mm
Standard Products
UT9Q512 512K x 8 SRAM
Advanced Data Sheet
March 12, 2001
FEATURES
q
25ns maximum (5 volt supply) address access time
q
Asynchronous operation for compatibility with industry-
standard 512K x 8 SRAMs
q
TTL compatible inputs and output levels, three-state
bidirectional data bus
q
Typical radiation performance
- Total dose
- Solution #1: Up to 30krads
- Solution #2: Up to 300krads
- SEL Immune >100 MeV-cm
2
/mg
- LET
TH
(0.25) = 40 MeV-cm
2
/mg
- Saturated Cross Section (cm
2
) per bit, 1.0E-9
- 3.8E-11 errors/bit-day, Adams to 90% geosynchronous
heavy ion
- Inherent Neutron Hardness: 1.0E14n/cm
2
- Nominal Dose Rate
- Upset 1.0E9 rad(Si)/sec
- Latchup >1.0E11 rad(Si)/sec
q
Packaging options:
- 36-lead ceramic flatpack
- 36-lead flatpack shielded
q
Standard Microcircuit Drawing 5962-00536
- QML T and Q compliant part
Clk. Gen.
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
INTRODUCTION
The UT9Q512 is a high-performance CMOS static RAM
organized as 524,288 words by 8 bits. Easy memory
expansion is provided by an active LOW Chip Enable (E),
an active LOW Output Enable (G), and three-state drivers.
This device has a power-down feature that reduces power
consumption by more than 90% when deselected
.
Writing to the device is accomplished by taking Chip Enable
one (E) input LOW and Write Enable (W) inputs LOW.
Data on the eight I/O pins (DQ
0
through DQ
7
) is then written
into the location specified on the address pins (A
0
through
A
18
). Reading from the device is accomplished by taking
Chip Enable one (E) and Output Enable (G) LOW while
forcing Write Enable (W) HIGH. Under these conditions,
the contents of the memory location specified by the address
pins will appear on the I/O pins.
The eight input/output pins (DQ
0
through DQ
7
) are placed
in a high impedance state when the device is deselected (E)
HIGH), the outputs are disabled (G HIGH), or during a write
operation (E LOWand W LOW).
Aeroflex UTMC offers this device for operation in systems
requiring the full Mil-TEMP range, as well as an extended
industrial temperature range (-40
o
C to +125
o
C).
Pre-Charge Circuit
Row Select
Memory Array
1024 Rows
512x8 Columns
I/O Circuit
Column Select
Data
Control
CLK
Gen.
A10
A11
A12
A13
A14
A15
A16
A17
A18
DQ
0
- DQ
7
E
W
G
Figure 1. UT9Q512 SRAM Block Diagram

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号