White Electronic Designs
128Kx8 Monolithic SRAM, SMD 5962-89598
FEATURES
Access Times of 15*, 17, 20, 25, 35, 45, 55ns
Battery Back-up Operation
• 2V Data Retention (EDI88130LPS)
CS1#, CS2 & OE# Functions for Bus Control
Inputs and Outputs Directly TTL Compatible
Organized as 128Kx8
Commercial, Industrial and Military Temperature
Ranges
Thru-hole and Surface Mount Packages JEDEC
Pinout
• 32 pin Sidebrazed Ceramic DIP, 400 mil
(Package 102)
• 32 pin Sidebrazed Ceramic DIP, 600 mil
(Package 9)
• 32 lead Ceramic SOJ (Package 140)
• 32 pad Ceramic Quad LCC (Package 12)
• 32 pad Ceramic LCC (Package 141)
• 32 lead Ceramic Flatpack (Package 142)
EDI88130CS
Single +5V (±10%) Supply OperationThe
EDI88130CS is a high speed, high performance,
128Kx8 bits monolithic Static RAM.
An additional chip enable line provides system memory
security during power down in non-battery backed up
systems and memory banking in high speed battery
backed systems where large multiple pages of memory
are required.
The EDI88130CS has eight bi-directional input-output lines
to provide simultaneous access to all bits in a word.
A low power version, EDI88130LPS, offers a 2V data
retention function for battery back-up applications.
Military product is available compliant to MIL-PRF-
38535.
* 15ns access time is advanced information, contact factory for availability.
FIGURE 1 – PIN CONFIGURATION
32 DIP
32 SOJ
32 CLCC
32 FLATPACK
TOP VIEW
NC
A16
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
I/O0
I/O1
I/O2
V
SS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
V
CC
A15
CS2#
WE#
A13
A8
A9
A11
OE#
A10
CS1#
I/O7
I/O6
I/O5
I/O4
I/O3
32 QUAD LCC
TOP VIEW
A12
A14
A16
NC
V
CC
A15
CS2
PIN DESCRIPTION
I/O0-7
A0-16
WE#
CS1#, CS2
OE#
V
CC
V
SS
NC
Data Input/Output
Address Inputs
Write Enable
Chip Select
Output Enable
Power Supply
Ground
Not Connected
4
3
2
1
32
31
30
A7
A6
A5
A4
A3
A2
A1
A0
I/O0
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
29
28
27
26
25
24
23
22
21
WE#
A13
A8
A9
A11
OE#
A10
CS1#
I/O7
Block Diagram
Memory Array
I/O1
I/O2
V
SS
I/O3
I/O4
I/O5
I/O6
A0-16
Address
Buffer
Address
Decoder
I/O
Circuits
I/O0-7
WE#
CS1#
CS2
OE#
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
March 2002
Rev. 11
1
White Electronic Designs Corporation • (602) 437-1520 •www.whiteedc.com
White Electronic Designs
ABSOLUTE MAXIMUM RATINGS
Parameter
Voltage on any pin relative to V
SS
Operating Temperature T
A
(Ambient)
Industrial
Military
Storage Temperature, Ceramic
Power Dissipation
Output Current
Junction Temperature, T
J
-0.2 to 7.0
-40 to +85
-55 to +125
-65 to +150
1.7
40
175
Unit
V
°C
°C
°C
W
mA
°C
OE# CS1# CS2
X
H
X
X
X
L
H
L
H
L
L
H
X
L
H
EDI88130CS
TRUTH TABLE
WE#
Mode
X
Standby
X
Standby
H
Output Deselect
H
Read
L
Write
Output
High Z
High Z
High Z
Data Out
Data In
Power
Icc2, Icc3
Icc2, Icc3
Icc1
Icc1
Icc1
CAPACITANCE
T
A
= +25°C
Max
Parameter
Address Lines
Data Lines
Symbol
C
I
C
O
Condition
V
IN
= Vcc or Vss,
f = 1.0MHz
V
OUT
= Vcc or Vss,
f = 1.0MHz
LCC
6
8
CSOJ,DIP,
Flatpack
NOTE:
Stress greater than those listed under "Absolute Maximum Ratings" may cause
permanent damage to the device. This is a stress rating only and functional operation
of the device at these or any other conditions greater than those indicated in the
operational sections of this specification is not implied. Exposure to absolute maximum
rating conditions for extended periods may affect reliability.
Unit
pF
pF
12
14
RECOMMENDED OPERATING CONDITIONS
Parameter
Supply Voltage
Supply Voltage
Input High Voltage
Input Low Voltage
Symbol
V
CC
V
SS
V
IH
V
IL
Min
4.5
0
2.2
-0.5
Typ
5.0
0
—
—
Max
5.5
0
V
CC
+0.5
+0.8
Unit
V
V
V
V
These parameters are sampled, not 100% tested.
DC CHARACTERISTICS
V
CC
= 5.0V, -55°C
≤
T
A
≤
+125°C
Parameter
Input Leakage Current
Output Leakage Current
Operating Power Supply Current
Standby (TTL) Power Supply Current
Full Standby Power Supply Current
Output Low Voltage
Output High Voltage
Symbol
I
LI
I
LO
Icc1
Icc2
Icc3
V
OL
V
OH
Conditions
V
IN
= 0V to V
CC
V
I/O
= 0V to V
CC
WE#, CS1# = V
IL
, I
I/O
= 0mA, CS2 = V
IH
CS1#
≥
V
IH
and/or CS2
≤
V
IL
,
V
IN
≥
V
IH
or
≤
V
IL
CS1#
≥
V
CC
-0.2V and/or CS2
≤
0.2V
V
IN
≥
V
CC
-0.2V or V
IN
≤
0.2V
I
OL
= 8.0mA
I
OH
= -4.0mA
(15-17ns)
(20ns)
(25-55ns)
(17-55ns)
(15ns)
CS (17-55ns)
CS (15ns)
LPS
Min
—
—
—
—
—
—
—
—
—
—
—
2.4
Typ
—
—
Max
±5
±10
300
225
200
25
60
10
15
5
0.4
—
Units
μA
μA
mA
mA
mA
mA
mA
mA
mA
mA
V
V
3
—
—
—
—
AC Test Conditions
Figure 1
Vcc
Figure 2
480Ω
Vcc
Input Pulse Levels
480Ω
V
SS
to 3.0V
5ns
1.5V
Figure 1
Q
255Ω
30pF
Q
255Ω
5pF
Input Rise and Fall Times
Input and Output Timing Levels
Output Load
NOTE: For t
EHQZ
, t
GHQZ
and t
WLQZ
, CL = 5pF Figure 2
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
March 2002
Rev. 11
2
White Electronic Designs Corporation • (602) 437-1520 •www.whiteedc.com
White Electronic Designs
AC CHARACTERISTICS – READ CYCLE (15 to 20ns)
V
CC
= 5.0V, Vss = 0V, -55°C T
A
+125°C
Symbol
Parameter
Read Cycle Time
Address Access Time
Chip Enable Access Time
Chip Enable to Output in Low Z (1)
Chip Disable to Output in Low Z (1)
Output Hold from Address Change
Output Enable to Output Valid
Output Enable to Output in Low Z (1)
Output Disable to Output in High Z(1)
Chip Enable to Power Up (1)
Chip Enable to Power Down (1)
JEDEC
t
AVAV
t
AVQV
t
E1LQV
t
E2HQV
t
E1LQX
t
E2HQX
t
E1HQZ
t
E2LQZ
t
AVQX
t
GLQV
t
GLQX
t
GHQZ
t
E1LICCH
t
E2HICCH
t
E1HICCL
t
E2LICCL
Alt.
t
RC
t
AA
t
ACS
t
ACS
t
CLZ
t
CLZ
t
CHZ
t
CHZ
t
OH
t
OE
t
OLZ
t
OHZ
t
PU
t
PU
t
PD
t
PD
Min
15
15ns*
Max
15
15
15
5
5
6
6
3
6
0
5
0
0
15
15
0
0
17
17
0
6
0
0
3
6
0
5
5
7
7
3
Min
17
17ns
Max
17
17
17
5
5
EDI88130CS
20ns
Min
20
Max
20
20
20
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
8
8
7
8
20
20
1. This parameter is guaranteed by design but not tested.
* 15ns access time is advanced information, contact factory for availability.
AC CHARACTERISTICS – READ CYCLE (25 to 55ns)
V
CC
= 5.0V, Vss = 0V, -55°C T
A
+125°C
Symbol
Parameter
Read Cycle Time
Address Access Time
Chip Enable Access Time
Chip Enable Access Time
Chip Enable to Output in Low Z (1)
Chip Disable to Output in Low Z (1)
Output Hold from Address Change
Output Enable to Output Valid
Output Enable to Output in Low Z (1)
Output Disable to Output in High Z(1)
Chip Enable to Power Up (1)
Chip Enable to Power Down (1)
1. This parameter is guaranteed by design but not tested.
25ns
Alt.
t
RC
t
AA
t
ACS
t
ACS
t
CLZ
t
CLZ
t
CHZ
t
CHZ
t
OH
t
OE
t
OLZ
t
OHZ
t
PU
t
PU
t
PD
t
PD
Min
25
Max
25
25
25
5
5
10
10
0
10
0
10
0
0
25
25
0
0
0
0
5
5
Min
35
35ns
Max
35
35
35
5
5
15
15
0
15
0
15
0
0
35
35
Min
45
45ns
Max
45
45
45
5
5
20
20
0
20
0
20
0
0
45
45
Min
55
55ns
Max
55
55
55
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
JEDEC
t
AVAV
t
AVQV
t
E1LQV
t
E2HQV
t
E1LQX
t
E2HQX
t
E1HQZ
t
E2LQZ
t
AVQX
t
GLQV
t
GLQX
t
GHQZ
t
E1LICCH
t
E2HICCH
t
E1HICCL
t
E2LICCL
20
20
25
20
55
55
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
March 2002
Rev. 11
3
White Electronic Designs Corporation • (602) 437-1520 •www.whiteedc.com
White Electronic Designs
AC CHARACTERISTICS – WRITE CYCLE (15 to 20ns)
V
CC
= 5.0V, Vss = 0V, -55°C T
A
+125°C
Parameter
Write Cycle Time
Chip Enable to End of Write
Symbol
JEDEC
Alt.
t
WC
t
AVAV
t
E1LWH
t
CW
t
E1LE1H
t
CW
t
E2HWH
t
CW
t
E2HE2L
t
CW
t
AVWL
t
AS
t
AVE1L
t
AS
t
AVE2H
t
AS
t
AW
t
AVWH
t
WLWH
t
WP
t
WLE1H
t
WP
t
WLE2L
t
WP
t
WHAX
t
WR
t
E1HAX
t
WR
t
E2LAX
t
WR
t
WHDX
t
DH
t
E1HDX
t
DH
t
E2LDX
t
DH
t
WHZ
t
WLQZ
t
DVWH
t
DW
t
DVE1H
t
DW
t
DVE2L
t
DW
t
WHQX
t
WLZ
15ns*
Min
15
12
12
12
12
0
0
0
12
12
12
12
0
0
0
0
0
0
0
7
7
7
3
Max
Min
17
13
13
13
13
0
0
0
13
13
13
13
0
0
0
0
0
0
0
8
8
8
3
17ns
Max
EDI88130CS
20ns
Min
20
15
15
15
15
0
0
0
15
15
15
15
0
0
0
0
0
0
0
10
10
10
3
Max
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Address Setup Time
Address Valid to End of Write
Write Pulse Width
Write Recovery Time
Data Hold Time
Write to Output in High Z (1)
Data to Write Time
Output Active from End of Write (1)
1. This parameter is guaranteed by design but not tested.
7
8
8
AC CHARACTERISTICS – WRITE CYCLE (25 to 55ns)
V
CC
= 5.0V, Vss = 0V, -55°C T
A
+125°C
Parameter
Write Cycle Time
Chip Enable to End of Write
Symbol
JEDEC
Alt.
t
WC
t
AVAV
t
E1LWH
t
CW
t
E1LE1H
t
CW
t
E2HWH
t
CW
t
E2HE2L
t
CW
t
AVWL
t
AS
t
AVE1L
t
AS
t
AVE2H
t
AS
t
AVWH
t
AW
t
AVEH
t
AW
t
WLWH
t
WP
t
WLE1H
t
WP
t
WLE2L
t
WP
t
WHAX
t
WR
t
E1HAX
t
WR
t
E2LAX
t
WR
t
WHDX
t
DH
t
E1HDX
t
DH
t
E2LDX
t
DH
t
WLQZ
t
WHZ
t
DVWH
t
DW
t
DVE1H
t
DW
t
DVE2L
t
DW
t
WHQX
t
WLZ
25ns
Min
Max
25
20
16
16
16
0
0
0
20
20
20
20
20
0
0
0
0
0
0
0
10
15
15
15
3
35ns
Min
Max
35
25
20
20
20
0
0
0
25
25
30
30
30
0
0
0
0
0
0
0
13
20
20
20
3
45ns
Min
Max
45
35
25
25
25
0
0
0
35
35
30
30
30
5
5
5
0
0
0
0
15
20
20
20
3
55ns
Min
Max
55
45
40
40
40
0
0
0
45
45
35
35
35
5
5
5
0
0
0
0
20
25
25
25
3
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Address Setup Time
Address Valid to End of Write
Write Pulse Width
Write Recovery Time
Data Hold Time
Write to Output in High Z (1)
Data to Write Time
Output Active from End of Write (1)
1. This parameter is guaranteed by design but not tested.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
March 2002
Rev. 11
4
White Electronic Designs Corporation • (602) 437-1520 •www.whiteedc.com
White Electronic Designs
FIGURE 2 – TIMING WAVEFORM - READ CYCLES
t
AVAV
ADDRESS
EDI88130CS
t
AVQV
CS1#
t
AVAV
ADDRESS
ADDRESS 1
ADDRESS 2
t
E1LQV
t
E1LQX
t
E1LICCH
Icc
t
E1HQZ
t
E1HICCL
t
E2LICCL
t
E2HQV
CS2
t
AVQV
DATA I/O
t
AVQX
DATA 1
DATA 2
t
E2HICCH
t
E2HQX
OE#
t
GLQV
t
GLQX
DATA I/O
t
GHQZ
READ CYCLE 1 (WE# HIGH; OE#, CS# LOW)
READ CYCLE 2 (CS1# AND/OR CS2 CONTROLLED, WE# HIGH)
FIGURE 3 – WRITE CYCLE 1
t
AVAV
ADDRESS
t
AVWL
WE#
t
AVWH
t
WLWH
t
WHAX
t
E1LWH
CS1#
CS2
t
E2HWH
t
DVWH
t
WHDX
DATA IN
t
WLQZ
DATA OUT
t
WHQX
WRITE CYCLE 1 - LATE WRITE, WE# CONTROLLED
FIGURE 4 – WRITE CYCLES 2
t
AVAV
ADDRESS
ADDRESS
WRITE CYCLES 3
t
AVAV
t
AVE2H
WE#
t
AVE1L
WE#
t
E1LE1H
t
E1HAX
t
E2HE2L
t
E2LAX
CS1#
CS1#
CS2
CS2
t
DVE1H
DATA I/O
t
E1HDX
DATA I/O
t
DVE2L
t
E2LDX
WRITE CYCLE 2 - EARLY WRITE, CS1# CONTROLLED
WRITE CYCLE 3 - EARLY WRITE, CS2 CONTROLLED
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
March 2002
Rev. 11
5
White Electronic Designs Corporation • (602) 437-1520 •www.whiteedc.com