EEWORLDEEWORLDEEWORLD

Part Number

Search

EP1C12F324C6ES

Description
Field Programmable Gate Array, 12060 CLBs, 405MHz, PBGA324, 19 X 19 MM, 1.0 MM PITCH, LEAD FREE, FBGA-324
CategoryProgrammable logic devices    Programmable logic   
File Size1MB,102 Pages
ManufacturerIntel
Websitehttp://www.intel.com/
Download Datasheet Parametric View All

EP1C12F324C6ES Overview

Field Programmable Gate Array, 12060 CLBs, 405MHz, PBGA324, 19 X 19 MM, 1.0 MM PITCH, LEAD FREE, FBGA-324

EP1C12F324C6ES Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerIntel
package instructionBGA,
Reach Compliance Codecompliant
maximum clock frequency405 MHz
JESD-30 codeS-PBGA-B324
JESD-609 codee0
length19 mm
Configurable number of logic blocks12060
Number of terminals324
organize12060 CLBS
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)220
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height2.2 mm
Maximum supply voltage1.575 V
Minimum supply voltage1.425 V
Nominal supply voltage1.5 V
surface mountYES
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width19 mm
Section I. Cyclone FPGA
Family Data Sheet
This section provides designers with the data sheet specifications for
Cyclone devices. The chapters contain feature definitions of the internal
architecture, configuration and JTAG boundary-scan testing information,
DC operating conditions, AC timing parameters, a reference to power
consumption, and ordering information for Cyclone devices.
This section contains the following chapters:
Chapter 1. Introduction
Chapter 2. Cyclone Architecture
Chapter 3. Configuration & Testing
Chapter 4. DC & Switching Characteristics
Chapter 5. Reference & Ordering Information
Revision History
The table below shows the revision history for
Chapters 1
through
5.
Chapter(s)
1
Date / Version
August 2005 v1.3
October 2003
v1.2
September 2003
v1.1
May 2003 v1.0
Minor updates.
Changes Made
Added 64-bit PCI support information.
Updated LVDS data rates to 640 Mbps from
311 Mbps.
Updated RSDS feature information.
Added document to Cyclone Device Handbook.
Altera Corporation
Section I–1
Preliminary

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号