EEWORLDEEWORLDEEWORLD

Part Number

Search

R5F52105ADFN

Description
50-MHz 32-bit RX MCUs, 78 DMIPS, up to 512-KB flash memory, 12-bit AD, 10-bit DA
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size793KB,93 Pages
ManufacturerRenesas Electronics Corporation
Websitehttps://www.renesas.com/
Download Datasheet Parametric View All

R5F52105ADFN Overview

50-MHz 32-bit RX MCUs, 78 DMIPS, up to 512-KB flash memory, 12-bit AD, 10-bit DA

R5F52105ADFN Parametric

Parameter NameAttribute value
Parts packaging codeQFP
package instruction12 X 12 MM, 0.50 MM PITCH, PLASTIC, LQFP-80
Contacts80
Reach Compliance Codecompli
Has ADCYES
Other featuresOPERATES AT 1.62 V MINIMUM SUPPLY AT 20 MHZ
Address bus width24
bit size32
CPU seriesRX
maximum clock frequency20 MHz
DAC channelYES
DMA channelYES
External data bus width16
JESD-30 codeS-PQFP-G80
length12 mm
Number of I/O lines64
Number of terminals80
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
PWM channelYES
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Encapsulate equivalent codeQFP80,.55SQ,20
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
power supply1.8/5 V
Certification statusNot Qualified
RAM (bytes)20480
rom(word)131072
ROM programmabilityFLASH
Maximum seat height1.7 mm
speed50 MHz
Maximum supply voltage5.5 V
Minimum supply voltage2.7 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
width12 mm
uPs/uCs/peripheral integrated circuit typeMICROCONTROLLER
Base Number Matches1
Preliminary
Data Sheet
Specifications in this document are tentative and subject to change.
RX210 Group
Renesas MCUs
50-MHz 32-bit RX MCUs, 78 DMIPS, up to 512-KB flash memory,
12-bit AD, 10-bit DA, ELC, MPC, RTC, up to 9 comms interfaces;
incorporating functions for IEC60730 compliance
R01DS0041EJ0050
Rev.0.50
Apr 15, 2011
Features
32-bit RX CPU core
Max. operating frequency: 50 MHz
Capable of 78 DMIPS in operation at 50 MHz
Accumulator handles 64-bit results (for a single
instruction) from 32- × 32-bit operations
Multiplication and division unit handles 32- × 32-bit
operations (multiplication instructions take one CPU
clock cycle)
Fast interrupt
CISC Harvard architecture with 5-stage pipeline
Variable-length instructions, ultra-compact code
On-chip debugging circuit
Low-power design and architecture
Operation from a single 1.62- to 5.5-V supply
1.62-V operation available (at up to 20 MHz)
Deep software standby mode with RTC remaining usable
Four low-power modes
On-chip flash memory for code, no wait states
50-MHz operation, 20-ns read cycle
No wait states for reading at full CPU speed
128- to 512-Kbyte capacities
User code programmable via the SCI
Programmable at 1.62 V
For instructions and operands
On-chip data flash memory
Eight Kbytes, reprogrammable up to TBD times
Erasing and programming impose no load on the CPU.
On-chip SRAM, no wait states
20- to 64-Kbyte size capacities
DMA
DMACA: Incorporates four channels
DTC: Four transfer modes
ELC
Module operation can be initiated by event signals
without going through interrupts.
Modules can operate while the CPU is sleeping.
Reset and supply management
Nine types of reset, including the power-on reset (POR)
Low voltage detection (LVD) with voltage settings
Clock functions
Frequency of external clock: Up to 20 MHz
Frequency of the oscillator for sub-clock generation:
32.768 kHz
PLL circuit input: 4 to 12.5 MHz
On-chip low- and high-speed oscillators, dedicated on-
chip low-speed oscillator for the IWDT
Generation of a dedicated 32.768-kHz clock for the RTC
Clock frequency accuracy measurement circuit (CAC)
Real-time clock
Adjustment functions (30 seconds, leap year, and error)
Time capture function
Time capture on event-signal input through external pins
RTC capable of initiating return from deep software
standby mode
PLQP0100KB-A
PLQP0080KB-A
PLQP0080JA-A
PLQP0064KB-A
PLQP0064GA-A
14 × 14 mm, 0.5-mm pitch
12 × 12 mm, 0.5-mm pitch
14 × 14 mm, 0.65-mm pitch
10 × 10 mm, 0.5-mm pitch
14 × 14 mm, 0.8-mm pitch
PTLG0100JA-A
7 × 7 mm, 0.65-mm pitch
Independent watchdog timer
125-kHz on-chip low-speed oscillator produces a
dedicated clock signal to drive IWDT operation.
Useful functions for IEC60730 compliance
Self-diagnostic and disconnection-detection functions for
the AD converter, clock-frequency accuracy-
measurement circuit, independent watchdog timer,
functions to assist in RAM testing, etc.
Up to nine communications interfaces
SCI with many useful functions (up to seven interfaces)
Asynchronous mode, clock synchronous mode, smart
card interface
I
2
C bus interface: Transfer at up to 1 Mbps, capable of
SMBus operation (1 interface)
RSPI (1)
External address space
Four CS areas (4 × 16 Mbytes)
8- or 16-bit bus space is selectable per area
Up to 14 extended-function timers
16-bit MTU2: input capture, output capture,
complementary PWM output, phase counting mode (6
channels)
8-bit TMR (4 channels)
16-bit compare-match timers (4 channels)
12-bit A/D converter
Capable of conversion within 1
μs
Sample-and-hold circuits (for three channels)
Three-channel synchronized sampling available
Self-diagnostic function and analog input disconnection
detection assistance function
10-bit D/A converter
Analog comparator
Programmable I/O ports
5-V tolerant, open drain, input pull-up, switching of
driving ability
MPC
Multiple locations are selectable for I/O pins of
peripheral functions
Temperature sensor
Operating temp. range
-40
C
to +85C
R01DS0041EJ0050 Rev.0.50
Apr 15, 2011
Page 1 of 90

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号